











#### MSP432P401R, MSP432P401M

ZHCSET7G -MARCH 2015-REVISED SEPTEMBER 2017

# MSP432P401R、MSP432P401M SimpleLink™ 混合信号微控制器

### 器件概述

#### 特性 1.1

- 内核
  - ARM<sup>®</sup>32 位 Cortex<sup>®</sup>-M4F CPU, 具有浮点单元 和存储器保护单元
  - 频率最高达 48MHz
  - ULPBench™基准:
    - 192.3 ULPMark™-CP
  - 性能基准:
    - 3.41 CoreMark/MHz
    - 1.22 DMIPS/MHz (Dhrystone 2.1)
- 高级低功耗模拟 特性
  - 具有 16 位精度和高达 1Msps 速率的 SAR 模数 转换器 (ADC)
    - 差分和单端输入
    - 两个窗口比较器
    - 多达 24 个输入通道
  - 内部电压基准,典型稳定度为 10ppm/°C
  - 两个模拟比较器
- 存储器
  - 高达 256KB 的闪存主存储器(分为两组,支持擦 除期间同时读取/执行)
  - 16KB 的闪存信息存储器 (用于引导加载程序 (BSL)、标签长度值 (TLV) 和闪存邮箱)
  - 高达 64KB 的静态随机存取存储器 (SRAM)(包 括 6KB 的备用存储器)
  - 32KB 的 ROM, 含有 MSP432™外设驱动程序库
- 超低功耗工作模式
  - 工作状态: 80µA/MHz
  - 低频工作状态: 128kHz 时为 83μA
  - LPM3 (带 RTC): 660nA
  - LPM3.5 (带 RTC): 630nA
  - LPM4: 500nA
  - LPM4.5: 25nA
- 开发套件和软件(请参阅 工具和软件)
  - MSP-EXP432P401R LaunchPad™ 开发套件
  - MSP-TS432PZ100 100 引脚目标板
  - SimpleLink™ MSP432 软件开发套件 (SDK)
- 工作特性
  - 宽电源电压范围: 1.62V 至 3.7V
  - 温度范围 (环境): -40°C 至 85°C

- 灵活计时 特性
  - 可调内部数控振荡器 (DCO) (最高达 48MHz)
  - 32.768kHz 低频晶振支持 (LFXT)
  - 支持最高达 48MHz 的高频晶体 (HFXT)
  - 低频内部基准振荡器 (REFO)
  - 超低功耗低频内部振荡器 (VLO)
  - 模块振荡器 (MODOSC)
  - 系统振荡器 (SYSOSC)
- 代码安全性 特性
  - JTAG 和 SWD 锁定机制
  - IP 保护(多达四个安全闪存区,每个区均可配置 起始地址和大小)
- 增强型系统 特性
  - 可编程的电源电压监控与监测
  - 多级复位,能够更好地控制应用以及调试
  - 8 通道直接存储器访问 (DMA)
  - 具备日历和报警功能的 RTC
- 时序和控制
  - 多达四个 16 位定时器,每个定时器都有多达五 个捕捉/比较/PWM 功能
  - 两个 32 位定时器,每个定时器都有中断生成功
- 串行通信
  - 多达四个 eUSCI A 模块
    - 支持自动波特率侦测的通用异步收发器 (UART)
    - IrDA 编码和解码
    - 串行通信接口 (SPI) (最高达 16Mbps)
  - 多达四个 eUSCI\_B 模块
    - I<sup>2</sup>C(支持多从器件寻址)
    - SPI(最高达 16Mbps)
- 灵活的输入/输出 (I/O) 特性
  - 超低泄漏电流 I/O (最大值为 ±20nA)
  - 所有 I/O 都具有电容式触控功能
  - 多达 48 个具有中断和唤醒功能的 I/O
  - 多达 24 个具有端口映射功能的 I/O
  - 八个具有毛刺脉冲滤波功能的 I/O

- 加密和数据完整性加速器
  - 128 位、192 位或 256 位高级加密标准 (AES) 加密和解密加速器
  - 32 位硬件循环冗余校验 (CRC) 引擎

#### 1.2 应用

- 工业与自动化
  - 玻璃破裂探测器
  - 智能恒温器
  - 门禁面板
  - 气体监测器
  - 现场发送器
  - 过程自动化
  - 家庭自动化
- 计量
  - 流量计
  - 电表
  - 通信模块

- JTAG 和调试支持
  - 4 引脚 JTAG 和 2 引脚 SWD 调试接口
  - 串行线迹
  - 电源调试和应用 性能评测
- 测试和测量
  - 数字万用表
  - 无线数字万用表
  - 非接触式和手持式数字仪表
- 医疗和健身
  - 手表
  - 活动监视器
  - 健身配件
  - 血糖仪
- 消费类电子产品
  - 移动设备
  - 传感器集线器

## 1.3 说明

SimpleLink MSP432P401x 微控制器 (MCU) 是具有集成 16 位精密 ADC 的优化型无线主机 MCU,可借助 FPU 和 DSP 扩展提供超低功耗性能,其中包括 80μA/MHz 的工作功率和 660nA 的待机功耗。作为优化的无线主机 MCU, MSP432P401x 可让开发人员向 基于 SimpleLink 无线连接解决方案的应用中添加高精度模拟和存储器扩展。

MSP432P401x 器件是 SimpleLink 微控制器 (MCU) 平台的一部分,其中包括 Wi-Fi<sup>®</sup>、低功耗 *Bluetooth*<sup>®</sup>、1GHz 以下器件和主机 MCU。它们都共用配有单核软件开发套件 (SDK) 和丰富工具集的通用、易用型开发环境。一次性集成 SimpleLink 平台后,用户可以将产品组合中器件的任何组合添加至您的设计中。 SimpleLink 平台的最终目标是确保设计要求变更时,完全重复使用代码。更多详细信息,请访问 www.ti.com/simplelink。

MSP432P401x 器件具有配套的综合生态系统,其中包含工具、软件、文档、培训和支持,旨在帮助您迅速开始开发。只需 MSP-EXP432P401R LaunchPad 开发套件或 MSP-TS432PZ100 目标插座板(附带 MCU示例)以及免费的 SimpleLink MSP432 SDK,即可开始开发。

#### 器件信息(1)

| 器件型号                               | 封装         | 封装尺寸 <sup>(2)</sup> |  |  |  |  |  |  |
|------------------------------------|------------|---------------------|--|--|--|--|--|--|
| MSP432P401RIPZ<br>MSP432P401MIPZ   | LQFP (100) | 14mm x 14mm         |  |  |  |  |  |  |
| MSP432P401RIZXH<br>MSP432P401MIZXH | NFBGA (80) | 5mm x 5mm           |  |  |  |  |  |  |
| MSP432P401RIRGC<br>MSP432P401MIRGC | VQFN (64)  | 9mm x 9mm           |  |  |  |  |  |  |

- (1) 要获得所有可用器件的最新部件、封装和订购信息,请参见*封装选项附录*(节9)或浏览 TI 网站www.ti.com.cn。
- (2) 这里显示的尺寸为近似值。要获得包含误差值的封装尺寸,请参见机械数据(节9)。



## 1.4 功能方框图

图 1-1 给出了 MSP432P401R 和 MSP432P401M 器件的功能框图。



Copyright © 2017 Texas Instruments Incorporated

图 1-1. MSP432P401R, MSP432P401M 功能框图

CPU 和器件中的所有外设通过共同的先进高性能总线 (AHB) 矩阵彼此交互。在某些情况下,AHB 端口和外设之间存在电桥。从存储器映射的角度来看,这些电桥对于应用而言是透明的,因此未显示在框图中。



# 内容

| 1 | 器件机  | 既述                                                                         | <u>1</u>  |   | 5.18      | Current Consumption in LDO-Based LPM0 Modes.         | 38         |
|---|------|----------------------------------------------------------------------------|-----------|---|-----------|------------------------------------------------------|------------|
|   | 1.1  | 特性                                                                         | <u>1</u>  |   | 5.19      | Current Consumption in DC-DC-Based LPM0              |            |
|   | 1.2  | 应用                                                                         | 2         |   |           | Modes                                                | 38         |
|   | 1.3  | 说明                                                                         | 2         |   | 5.20      | Current Consumption in Low-Frequency LPM0            | 00         |
|   | 1.4  | 功能方框图                                                                      | 3         |   |           | Modes                                                |            |
| 2 | 修订   | 万史记录                                                                       | _<br>5    |   |           | Current Consumption in LPM3, LPM4 Modes              |            |
| 3 |      | ce Comparison                                                              | _         |   | 5.22      | Current Consumption in LPM3.5, LPM4.5 Modes          |            |
|   | 3.1  | Related Products                                                           | _         |   | 5.23      | Current Consumption of Digital Peripherals           |            |
| 4 | Term | inal Configuration and Functions                                           | 8         |   | 5.24      | Thermal Resistance Characteristics                   |            |
|   | 4.1  | Pin Diagrams                                                               | _         | _ | 5.25      | Timing and Switching Characteristics                 |            |
|   | 4.2  | Pin Attributes                                                             | _         | 6 |           | led Description                                      |            |
|   | 4.3  | Signal Descriptions                                                        | 17        |   | 6.1       | Overview                                             |            |
|   | 4.4  | Pin Multiplexing                                                           | _         |   | 6.2       | Processor and Execution Features                     |            |
|   | 4.5  | Buffer Types                                                               | _         |   | 6.3       | Memory Map                                           |            |
|   | 4.6  | Connection for Unused Pins                                                 |           |   | 6.4       | Memories on the MSP432P401x                          | <u>111</u> |
| 5 |      | ifications                                                                 |           |   | 6.5       | DMA                                                  |            |
|   | 5.1  | Absolute Maximum Ratings                                                   |           |   | 6.6       | Memory Map Access Details                            |            |
|   | 5.2  | -                                                                          | 28        |   | 6.7       | Interrupts                                           |            |
|   | 5.3  | -                                                                          | 28        |   | 6.8       | System Control                                       |            |
|   | 5.4  |                                                                            | 29        |   | 6.9       | Peripherals                                          | 124        |
|   | 5.5  | Operating Mode V <sub>CC</sub> Ranges                                      |           |   | 6.10      | Code Development and Debug                           | <u>134</u> |
|   | 5.6  |                                                                            | 30        |   | 6.11      | Performance Benchmarks                               |            |
|   | 5.7  | Operating Mode Peripheral Frequency Ranges                                 | 30        |   | 6.12      | Input/Output Diagrams                                |            |
|   | 5.8  | Operating Mode Execution Frequency vs Flash                                |           |   | 6.13      | Device Descriptors (TLV)                             |            |
|   |      |                                                                            | <u>31</u> |   | 6.14      |                                                      | 178        |
|   | 5.9  | Current Consumption During Device Reset                                    | <u>31</u> | 7 |           | , ,                                                  | <u>180</u> |
|   | 5.10 | Current Consumption in LDO-Based Active                                    |           |   | 7.1       |                                                      | 180        |
|   |      | Modes – Dhrystone 2.1 Program                                              | <u>31</u> |   | 7.2       | Peripheral and Interface-Specific Design Information | 101        |
|   | 5.11 | Current Consumption in DC-DC-Based Active                                  | 22        | 8 | 契件:       | 和文档支持                                                |            |
|   | 5 12 | Modes – Dhrystone 2.1 Program  Current Consumption in Low-Frequency Active | <u>32</u> | 0 | 8.1       | 入门和下一步                                               |            |
|   | 0.12 |                                                                            | 32        |   | 8.2       | 器件和开发工具命名规则                                          |            |
|   | 5.13 | Typical Characteristics of Active Mode Currents for                        |           |   | 8.3       | 工具和软件                                                |            |
|   |      | _                                                                          | <u>33</u> |   | 8.4       | 文档支持                                                 |            |
|   | 5.14 | Typical Characteristics of Active Mode Currents for                        | 24        |   | 8.5       | 相关链接                                                 |            |
|   | 5.15 | Prime Number Program                                                       | <u>34</u> |   | 8.6       | 社区资源                                                 |            |
|   | 5.15 | Fibonacci Program                                                          | 35        |   | 8.7       | 商标                                                   |            |
|   | 5.16 | Typical Characteristics of Active Mode Currents for                        |           |   | 8.8       | 静电放电警告                                               |            |
|   |      | While(1) Program                                                           | <u>36</u> |   | 8.9       | 出口管制提示                                               |            |
|   | 5.17 | Typical Characteristics of Low-Frequency Active                            |           |   | 8.10      | 术语表                                                  |            |
|   |      | Mode Currents for CoreMark Program                                         | <u>37</u> | 9 |           | 封装和可订购信息                                             |            |
|   |      |                                                                            |           | - | י אען ט ע | E4-64 1:: 4 (4 \) 4 (H \) (C)                        |            |



## 2 修订历史记录

注: 之前版本的页码可能与当前版本有所不同。

| Changes from March 8, 2017 to September 26, 2017                                                                                                                                                                                                                                                                                      | ge        |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|
| <ul> <li>更新节 1.3, 说明</li> <li>通篇将 ADC 模块的名称从"ADC14"更改为"精密 ADC"</li> <li>Added VSW to Table 4-4, Connection for Unused Pins</li> <li>Removed MAX values from Section 5.21 and Section 5.22.</li> </ul>                                                                                                                                 | 3         |
| <ul> <li>Added <sup>††</sup> 5.25.2, Peripheral Register Access Timing</li> <li>Changed the MAX value of the df<sub>DCO</sub>/dT parameter in external resistor mode to 60 ppm/°C in Table 5-12, DCO</li> <li>Changed the MAX value of the f<sub>VLO</sub> parameter to 18 kHz in Table 5-14, Internal Very-Low-Power Low-</li> </ul> | 41        |
| • Changed the MAX value of the "REFO absolute tolerance calibrated" parameter at $T_A = -40$ °C to 85°C to ±4%                                                                                                                                                                                                                        | <u>53</u> |
| • Corrected the bank 0 address range (changed 0x2000_007FF to 0x2000_07FF) in the last paragraph in †                                                                                                                                                                                                                                 | 01        |
| <ul> <li>Clarified DMA access to flash banks in 节 6.5.3, DMA Access Privileges</li> <li>Corrected the mnemonics for the timer functions in 表 6-44 and 表 6-45</li> </ul>                                                                                                                                                               |           |
| • Corrected the ADC channel mapping for the Battery Monitor and Temperature Sensor in 表 6-53, <i>Precision ADC Channel Mapping on 80-Pin ZXH Devices</i> , and 表 6-54, <i>Precision ADC Channel Mapping on 64-Pin RGC Devices</i>                                                                                                     | 33        |



## 3 Device Comparison

Table 3-1 summarizes the features of the MSP432P401x microcontrollers.

## Table 3-1. Device Comparison<sup>(1)</sup>

|                 |               |              |                          |                       |                       |                        | eUSCI                               |                                        |                    |               |         |
|-----------------|---------------|--------------|--------------------------|-----------------------|-----------------------|------------------------|-------------------------------------|----------------------------------------|--------------------|---------------|---------|
| DEVICE          | FLASH<br>(KB) | SRAM<br>(KB) | Precision ADC (Channels) | COMP_E0<br>(Channels) | COMP_E1<br>(Channels) | Timer_A <sup>(2)</sup> | CHANNEL<br>A:<br>UART,<br>IrDA, SPI | CHANNEL<br>B:<br>SPI, I <sup>2</sup> C | 20-mA<br>DRIVE I/O | TOTAL<br>I/Os | PACKAGE |
| MSP432P401RIPZ  | 256           | 64           | 24 ext, 2 int            | 8                     | 8                     | 5, 5, 5, 5             | 4                                   | 4                                      | 4                  | 84            | 100 PZ  |
| MSP432P401MIPZ  | 128           | 32           | 24 ext, 2 int            | 8                     | 8                     | 5, 5, 5, 5             | 4                                   | 4                                      | 4                  | 84            | 100 PZ  |
| MSP432P401RIZXH | 256           | 64           | 16 ext, 2 int            | 6                     | 8                     | 5, 5, 5                | 3                                   | 4                                      | 4                  | 64            | 80 ZXH  |
| MSP432P401MIZXH | 128           | 32           | 16 ext, 2 int            | 6                     | 8                     | 5, 5, 5                | 3                                   | 4                                      | 4                  | 64            | 80 ZXH  |
| MSP432P401RIRGC | 256           | 64           | 12 ext, 2 int            | 2                     | 4                     | 5, 5, 5                | 3                                   | 3                                      | 4                  | 48            | 64 RGC  |
| MSP432P401MIRGC | 128           | 32           | 12 ext, 2 int            | 2                     | 4                     | 5, 5, 5                | 3                                   | 3                                      | 4                  | 48            | 64 RGC  |

<sup>(1)</sup> For the most current part, package, and ordering information for all available devices, see the Package Option Addendum in † 9, or see the TI website at www.ti.com.

<sup>(2)</sup> Each number in the sequence represents an instantiation of Timer\_A with its associated number of capture/compare registers and PWM output generators available. For example, a number sequence of 3, 5 would represent two instantiations of Timer\_A, the first instantiation having 3 and the second instantiation having 5 capture/compare registers and PWM output generators, respectively.

#### www.ti.com.cn

#### 3.1 Related Products

For information about other devices in this family of products or related products, see the following links.

- Products for TI Microcontrollers Low-power and high-performance MCUs, with wired and wireless connectivity options.
- Products for SimpleLink MSP432 MCUs SimpleLink MSP432 MCUs with an ultra-low-power ARM Cortex-M4 core are optimized for Internet-of-Things sensor node applications. With an integrated Precision ADC, the family enables acquisition and processing of high-precision signals without sacrificing power and is an optimal host MCU for TI's SimpleLink wireless connectivity solutions.
- Companion Products for MSP432P401R Review products that are frequently purchased or used with this product.
- Reference Designs for MSP432P401R The TI Designs Reference Design Library is a robust reference design library that spans analog, embedded processor, and connectivity. Created by TI experts to help you jump start your system design, all TI Designs include schematic or block diagrams, BOMs, and design files to speed your time to market. Search and download designs at ti.com/tidesigns.



## 4 Terminal Configuration and Functions

### 4.1 Pin Diagrams

Figure 4-1 shows the pinout of the 100-pin PZ package.



- A. The secondary digital functions on Ports P2, P3, and P7 are fully mappable. This pinout shows only the default mapping. See † 6.9.2 for details.
- B. A glitch filter is implemented on these digital I/Os: P1.0, P1.4, P1.5, P3.0, P3.4, P3.5, P6.6, P6.7.
- C. UART BSL pins: P1.2 BSLRXD, P1.3 BSLTXD
- D. SPI BSL pins: P1.4 BSLSTE, P1.5 BSLCLK, P1.6 BSLSIMO, P1.7 BSLSOMI
- E. I<sup>2</sup>C BSL pins: P3.6 BSLSDA, P3.7 BSLSCL

Figure 4-1. 100-Pin PZ Package (Top View)



Figure 4-2 shows the pinout of the 80-pin ZXH package.

| P1.0 SWCLKTCK PJ.5 (A1) (A2) (A3) | P7.3 PJ.3        |                             | P6.4 P6.2           |
|-----------------------------------|------------------|-----------------------------|---------------------|
| P1.1 SWDIOTMS PJ.4 (B1) (B2) (B3) | P7.2 P7.(B4) (B5 |                             | P6.6 P6.3 (B8) (B9) |
| P1.5 VCORE (C1) (C2)              | P1.2 P7.         | DVCC2 DVSS3 $(C6)$ $(C7)$   |                     |
| P1.6 DVCC1 P1.4 (D1) (D2) (D3)    | P1.3 AVCC        |                             | P5.4 P5.6 (D8) (D9) |
| P1.7 VSW P2.2 (E1) (E2) (E3)      | P2.0 AVSS        |                             | P5.1 P5.2 (E8) (E9) |
| P2.1 DVSS1 P2.4 (F1) (F2) (F3)    | P2.3 AVS         | 61 AVCC1 P4.5<br>(F6) (F7)  | P4.6 P4.7 (F8) (F9) |
| P2.5 P2.6 P7.7 (G1) (G2) (G3)     | P8.1 P3.2        | P3.5 P4.2<br>(G6) (G7)      | P4.3 P4.4 (G8)      |
| P2.7 P7.5 P8.0 (H1) (H2) (H3)     | P3.1 P3.4        | P3.7 P6.1<br>(H6) (H7)      | P4.1 P4.0 (H8) (H9) |
| P7.4 P7.6 P3.0 (J1) (J2) (J3)     | P3.3 P3.1        | 6 PJ.0 PJ.1<br>() (J6) (J7) | DCOR P6.0           |

A. A glitch filter is implemented on these digital I/Os: P1.0, P1.4, P1.5, P3.0, P3.4, P3.5, P6.6, P6.7.

Figure 4-2. 80-Pin ZXH Package (Top View)

B. UART BSL pins: P1.2 - BSLRXD, P1.3 - BSLTXD

C. SPI BSL pins: P1.4 - BSLSTE, P1.5 - BSLCLK, P1.6 - BSLSIMO, P1.7 - BSLSOMI

D.  $I^2C$  BSL pins: P3.6 - BSLSDA, P3.7 - BSLSCL

Figure 4-3 shows the pinout of the 64-pin RGC package.



- A. The secondary digital functions on Ports P2, P3, and P7 are fully mappable. This pinout shows only the default mapping. See 节 6.9.2 for details.
- B. A glitch filter is implemented on these digital I/Os: P1.0, P1.4, P1.5, P3.0, P3.4, P3.5, P6.6, P6.7.
- C. TI recommends connecting the thermal pad on the QFN package to DVSS.
- D. UART BSL pins: P1.2 BSLRXD, P1.3 BSLTXD
- E. SPI BSL pins: P1.4 BSLSTE, P1.5 BSLCLK, P1.6 BSLSIMO, P1.7 BSLSOMI
- F. I<sup>2</sup>C BSL pins: P3.6 BSLSDA, P3.7 BSLSCL

Figure 4-3. 64-Pin RGC Package (Top View)



#### 4.2 **Pin Attributes**

Table 4-1 describes the attributes of the pins.

Table 4-1. Pin Attributes

| PIN NO. <sup>(1)</sup> |       |       | (2) (2)                        | SIGNAL              | (5)                        | POWER                 | RESET                             |
|------------------------|-------|-------|--------------------------------|---------------------|----------------------------|-----------------------|-----------------------------------|
| PZ                     | ZXH   | RGC   | SIGNAL NAME <sup>(2) (3)</sup> | TYPE <sup>(4)</sup> | BUFFER TYPE <sup>(5)</sup> | SOURCE <sup>(6)</sup> | STATE<br>AFTER POR <sup>(7)</sup> |
| 4                      | NI/A  | N/A   | P10.1 (RD)                     | I/O                 | LVCMOS                     | DVCC                  | OFF                               |
| 1                      | 1 N/A |       | UCB3CLK                        | I/O                 | LVCMOS                     | DVCC                  | N/A                               |
|                        |       |       | P10.2 (RD)                     | I/O                 | LVCMOS                     | DVCC                  | OFF                               |
| 2                      | N/A   | A N/A | UCB3SIMO                       | I/O                 | LVCMOS                     | DVCC                  | N/A                               |
|                        |       |       | UCB3SDA                        | I/O                 | LVCMOS                     | DVCC                  | N/A                               |
|                        |       |       | P10.3 (RD)                     | I/O                 | LVCMOS                     | DVCC                  | OFF                               |
| 3                      | N/A   | N/A   | UCB3SOMI                       | I/O                 | LVCMOS                     | DVCC                  | N/A                               |
|                        |       |       | UCB3SCL                        | I/O                 | LVCMOS                     | DVCC                  | N/A                               |
| 4                      | 44    | 4     | P1.0 (RD)                      | I/O                 | LVCMOS                     | DVCC                  | OFF                               |
| 4                      | A1    | 1     | UCA0STE                        | I/O                 | LVCMOS                     | DVCC                  | N/A                               |
| _                      | D4    |       | P1.1 (RD)                      | I/O                 | LVCMOS                     | DVCC                  | OFF                               |
| 5                      | B1    | 2     | UCA0CLK                        | I/O                 | LVCMOS                     | DVCC                  | N/A                               |
|                        |       | 24 3  | P1.2 (RD)                      | I/O                 | LVCMOS                     | DVCC                  | OFF                               |
| 6                      | C4    |       | UCA0RXD                        | I                   | LVCMOS                     | DVCC                  | N/A                               |
|                        |       |       | UCA0SOMI                       | I/O                 | LVCMOS                     | DVCC                  | N/A                               |
|                        |       |       | P1.3 (RD)                      | I/O                 | LVCMOS                     | DVCC                  | OFF                               |
| 7                      | D4    | 4     | UCA0TXD                        | 0                   | LVCMOS                     | DVCC                  | N/A                               |
|                        |       |       | UCA0SIMO                       | I/O                 | LVCMOS                     | DVCC                  | N/A                               |
| 8                      | Do    | -     | P1.4 (RD)                      | I/O                 | LVCMOS                     | DVCC                  | OFF                               |
| 0                      | D3    | 5     | UCB0STE                        | I/O                 | LVCMOS                     | DVCC                  | N/A                               |
| 0                      | 04    | 0     | P1.5 (RD)                      | I/O                 | LVCMOS                     | DVCC                  | OFF                               |
| 9                      | C1    | 6     | UCB0CLK                        | I/O                 | LVCMOS                     | DVCC                  | N/A                               |
|                        |       |       | P1.6 (RD)                      | I/O                 | LVCMOS                     | DVCC                  | OFF                               |
| 10                     | D1    | 7     | UCB0SIMO                       | I/O                 | LVCMOS                     | DVCC                  | N/A                               |
|                        |       |       | UCB0SDA                        | I/O                 | LVCMOS                     | DVCC                  | N/A                               |
|                        |       |       | P1.7 (RD)                      | I/O                 | LVCMOS                     | DVCC                  | OFF                               |
| 11                     | E1    | 8     | UCB0SOMI                       | I/O                 | LVCMOS                     | DVCC                  | N/A                               |
|                        |       |       | UCB0SCL                        | I/O                 | LVCMOS                     | DVCC                  | N/A                               |
| 12                     | C2    | 9     | VCORE                          | _                   | Power                      | DVCC                  | N/A                               |
| 13                     | D2    | 10    | DVCC1                          | _                   | Power                      | N/A                   | N/A                               |
| 14                     | E2    | 11    | VSW                            | _                   | Power                      | N/A                   | N/A                               |
| 15                     | F2    | 12    | DVSS1                          | _                   | Power                      | N/A                   | N/A                               |
| 16                     | E4    | 40    | P2.0 (RD)                      | I/O                 | LVCMOS                     | DVCC                  | OFF                               |
| 16                     | E4    | 13    | PM_UCA1STE                     | I/O                 | LVCMOS                     | DVCC                  | N/A                               |

<sup>(1)</sup> N/A = not available on this package

<sup>(</sup>RD) indicates the reset default signal name for that pin.

<sup>(3)</sup> To determine the pin mux encodings for each pin, see † 6.12.

Signal Types: I = Input, O = Output, I/O = Input or Output, P = power Buffer Types: see Table 4-3 for details

The power source shown in this table is the I/O power source, which may differ from the module power source.

Reset States:

OFF = High-impedance with Schmitt trigger and pullup or pulldown (if available) disabled

PD = High-impedance input with pulldown enabled

PU = High-impedance input with pullup enabled

N/A = Not applicable



## Table 4-1. Pin Attributes (continued)

|    | PIN NO. <sup>(1)</sup> |      | (n, m)                         | SIGNAL              |                            | POWER                 | RESET                             |
|----|------------------------|------|--------------------------------|---------------------|----------------------------|-----------------------|-----------------------------------|
| PZ | ZXH                    | RGC  | SIGNAL NAME <sup>(2) (3)</sup> | TYPE <sup>(4)</sup> | BUFFER TYPE <sup>(5)</sup> | SOURCE <sup>(6)</sup> | STATE<br>AFTER POR <sup>(7)</sup> |
| 17 | F1                     | 14   | P2.1 (RD)                      | I/O                 | LVCMOS                     | DVCC                  | OFF                               |
|    |                        |      | PM_UCA1CLK                     | I/O                 | LVCMOS                     | DVCC                  | N/A                               |
|    |                        |      | P2.2 (RD)                      | I/O                 | LVCMOS                     | DVCC                  | OFF                               |
| 18 | E3                     | 15   | PM_UCA1RXD                     | 1                   | LVCMOS                     | DVCC                  | N/A                               |
|    |                        |      | PM_UCA1SOMI                    | I/O                 | LVCMOS                     | DVCC                  | N/A                               |
|    |                        |      | P2.3 (RD)                      | I/O                 | LVCMOS                     | DVCC                  | OFF                               |
| 19 | F4                     | 16   | PM_UCA1TXD                     | 0                   | LVCMOS                     | DVCC                  | N/A                               |
|    |                        |      | PM_UCA1SIMO                    | I/O                 | LVCMOS                     | DVCC                  | N/A                               |
| 20 | F3                     | N/A  | P2.4 (RD)                      | I/O                 | LVCMOS                     | DVCC                  | OFF                               |
| 20 | 13                     | IN/A | PM_TA0.1                       | I/O                 | LVCMOS                     | DVCC                  | N/A                               |
| 21 | G1                     | N/A  | P2.5 (RD)                      | I/O                 | LVCMOS                     | DVCC                  | OFF                               |
| 21 | Gi                     | IN/A | PM_TA0.2                       | I/O                 | LVCMOS                     | DVCC                  | N/A                               |
| 00 | 00                     | NI/A | P2.6 (RD)                      | I/O                 | LVCMOS                     | DVCC                  | OFF                               |
| 22 | G2                     | N/A  | PM_TA0.3                       | I/O                 | LVCMOS                     | DVCC                  | N/A                               |
| 00 | 114                    | N1/A | P2.7 (RD)                      | I/O                 | LVCMOS                     | DVCC                  | OFF                               |
| 23 | H1                     | N/A  | PM_TA0.4                       | I/O                 | LVCMOS                     | DVCC                  | N/A                               |
|    |                        |      | P10.4 (RD)                     | I/O                 | LVCMOS                     | DVCC                  | OFF                               |
| 24 | N/A                    | N/A  | TA3.0                          | I/O                 | LVCMOS                     | DVCC                  | N/A                               |
|    |                        |      | C0.7                           | I                   | Analog                     | DVCC                  | N/A                               |
|    |                        |      | P10.5 (RD)                     | I/O                 | LVCMOS                     | DVCC                  | OFF                               |
| 25 | N/A                    | N/A  | TA3.1                          | I/O                 | LVCMOS                     | DVCC                  | N/A                               |
|    |                        |      | C0.6                           | I                   | Analog                     | DVCC                  | N/A                               |
|    |                        |      | P7.4 (RD)                      | I/O                 | LVCMOS                     | DVCC                  | OFF                               |
| 26 | J1                     | N/A  | PM_TA1.4                       | I/O                 | LVCMOS                     | DVCC                  | N/A                               |
|    |                        |      | C0.5                           | I                   | Analog                     | DVCC                  | N/A                               |
|    |                        | N/A  | P7.5 (RD)                      | I/O                 | LVCMOS                     | DVCC                  | OFF                               |
| 27 | H2                     |      | PM_TA1.3                       | I/O                 | LVCMOS                     | DVCC                  | N/A                               |
|    |                        |      | C0.4                           | ı                   | Analog                     | DVCC                  | N/A                               |
|    |                        |      | P7.6 (RD)                      | I/O                 | LVCMOS                     | DVCC                  | OFF                               |
| 28 | J2                     | N/A  | PM_TA1.2                       | I/O                 | LVCMOS                     | DVCC                  | N/A                               |
|    |                        |      | C0.3                           | I                   | Analog                     | DVCC                  | N/A                               |
|    |                        |      | P7.7 (RD)                      | I/O                 | LVCMOS                     | DVCC                  | OFF                               |
| 29 | G3                     | N/A  | PM_TA1.1                       | I/O                 | LVCMOS                     | DVCC                  | N/A                               |
|    |                        |      | C0.2                           | 1                   | Analog                     | DVCC                  | N/A                               |
|    |                        |      | P8.0 (RD)                      | I/O                 | LVCMOS                     | DVCC                  | OFF                               |
|    |                        |      | UCB3STE                        | I/O                 | LVCMOS                     | DVCC                  | N/A                               |
| 30 | H3                     | 17   | TA1.0                          | I/O                 | LVCMOS                     | DVCC                  | N/A                               |
|    |                        |      | C0.1                           | l I                 | Analog                     | DVCC                  | N/A                               |
|    |                        |      | P8.1 (RD)                      | I/O                 | LVCMOS                     | DVCC                  | OFF                               |
|    |                        |      | UCB3CLK                        | 1/0                 | LVCMOS                     | DVCC                  | N/A                               |
| 31 | G4                     | 18   | TA2.0                          | I/O                 | LVCMOS                     | DVCC                  | N/A                               |
|    |                        |      | C0.0                           | I/O                 | Analog                     | DVCC                  | N/A                               |
|    |                        | +    | P3.0 (RD)                      | I/O                 | LVCMOS                     | DVCC                  | OFF                               |
| 32 | J3                     | 19   | PM_UCA2STE                     | 1/0                 | LVCMOS                     | DVCC                  | N/A                               |
|    |                        | 1    |                                |                     |                            |                       | +                                 |
| 33 | H4                     | 20   | P3.1 (RD)                      | 1/0                 | LVCMOS                     | DVCC                  | OFF<br>N/A                        |
|    |                        |      | PM_UCA2CLK                     | I/O                 | LVCMOS                     | DVCC                  | N/A                               |



Table 4-1. Pin Attributes (continued)

| PIN NO. <sup>(1)</sup> |       |     | (2) (3)                        | SIGNAL              | (5)                        | POWER                 | RESET                             |  |
|------------------------|-------|-----|--------------------------------|---------------------|----------------------------|-----------------------|-----------------------------------|--|
| PZ                     | ZXH   | RGC | SIGNAL NAME <sup>(2) (3)</sup> | TYPE <sup>(4)</sup> | BUFFER TYPE <sup>(5)</sup> | SOURCE <sup>(6)</sup> | STATE<br>AFTER POR <sup>(7)</sup> |  |
|                        |       |     | P3.2 (RD)                      | I/O                 | LVCMOS                     | DVCC                  | OFF                               |  |
| 34                     | G5    | 21  | PM_UCA2RXD                     | I                   | LVCMOS                     | DVCC                  | N/A                               |  |
|                        |       |     | PM_UCA2SOMI                    | I/O                 | LVCMOS                     | DVCC                  | N/A                               |  |
|                        |       |     | P3.3 (RD)                      | I/O                 | LVCMOS                     | DVCC                  | OFF                               |  |
| 35                     | J4    | 22  | PM_UCA2TXD                     | 0                   | LVCMOS                     | DVCC                  | N/A                               |  |
|                        |       |     | PM_UCA2SIMO                    | I/O                 | LVCMOS                     | DVCC                  | N/A                               |  |
| 36                     | H5    | 23  | P3.4 (RD)                      | I/O                 | LVCMOS                     | DVCC                  | OFF                               |  |
| 30                     | 110   | 23  | PM_UCB2STE                     | I/O                 | LVCMOS                     | DVCC                  | N/A                               |  |
| 37                     | 37 G6 | 24  | P3.5 (RD)                      | I/O                 | LVCMOS                     | DVCC                  | OFF                               |  |
| 31                     | G0    | 24  | PM_UCB2CLK                     | I/O                 | LVCMOS                     | DVCC                  | N/A                               |  |
|                        |       |     | P3.6 (RD)                      | I/O                 | LVCMOS                     | DVCC                  | OFF                               |  |
| 38                     | J5    | 25  | PM_UCB2SIMO                    | I/O                 | LVCMOS                     | DVCC                  | N/A                               |  |
|                        |       |     | PM_UCB2SDA                     | I/O                 | LVCMOS                     | DVCC                  | N/A                               |  |
|                        |       |     | P3.7 (RD)                      | I/O                 | LVCMOS                     | DVCC                  | OFF                               |  |
| 39                     | H6    | 26  | PM_UCB2SOMI                    | I/O                 | LVCMOS                     | DVCC                  | N/A                               |  |
|                        |       |     | PM_UCB2SCL                     | I                   | LVCMOS                     | DVCC                  | N/A                               |  |
| 40                     | E5    | 27  | AVSS3                          | _                   | Power                      | N/A                   | N/A                               |  |
| 4.4                    | 10    |     | PJ.0 (RD)                      | I/O                 | LVCMOS                     | DVCC                  | OFF                               |  |
| 41                     | J6    | 28  | LFXIN                          | I                   | Analog                     | DVCC                  | N/A                               |  |
| 40                     |       |     | PJ.1 (RD)                      | I/O                 | LVCMOS                     | DVCC                  | OFF                               |  |
| 42                     | J7    | 29  | LFXOUT                         | 0                   | Analog                     | DVCC                  | N/A                               |  |
| 43                     | F5    | 30  | AVSS1                          | _                   | Power                      | N/A                   | N/A                               |  |
| 44                     | J8    | 31  | DCOR                           | _                   | Analog                     | N/A                   | N/A                               |  |
| 45                     | F6    | 32  | AVCC1                          | _                   | Power                      | N/A                   | N/A                               |  |
|                        |       | N/A | P8.2 (RD)                      | I/O                 | LVCMOS                     | DVCC                  | OFF                               |  |
| 46                     | N/A   |     | TA3.2                          | I/O                 | LVCMOS                     | DVCC                  | N/A                               |  |
|                        |       |     | A23                            | 1                   | Analog                     | DVCC                  | N/A                               |  |
|                        |       |     | P8.3 (RD)                      | I/O                 | LVCMOS                     | DVCC                  | OFF                               |  |
| 47                     | N/A   | N/A | TA3CLK                         | 1                   | LVCMOS                     | DVCC                  | N/A                               |  |
|                        |       |     | A22                            | 1                   | Analog                     | DVCC                  | N/A                               |  |
|                        |       |     | P8.4 (RD)                      | I/O                 | LVCMOS                     | DVCC                  | OFF                               |  |
| 48                     | N/A   | N/A | A21                            | 1                   | Analog                     | DVCC                  | N/A                               |  |
|                        |       |     | P8.5 (RD)                      | I/O                 | LVCMOS                     | DVCC                  | OFF                               |  |
| 49                     | N/A   | N/A | A20                            | 1                   | Analog                     | DVCC                  | N/A                               |  |
|                        |       |     | P8.6 (RD)                      | I/O                 | LVCMOS                     | DVCC                  | OFF                               |  |
| 50                     | N/A   | N/A | A19                            | 1                   | Analog                     | DVCC                  | N/A                               |  |
|                        |       |     | P8.7 (RD)                      | I/O                 | LVCMOS                     | DVCC                  | OFF                               |  |
| 51                     | N/A   | N/A | A18                            | 1                   | Analog                     | DVCC                  | N/A                               |  |
|                        |       |     | P9.0 (RD)                      | I/O                 | LVCMOS                     | DVCC                  | OFF                               |  |
| 52                     | N/A   | N/A | A17                            | ı                   | Analog                     | DVCC                  | N/A                               |  |
|                        |       |     | P9.1 (RD)                      | I/O                 | LVCMOS                     | DVCC                  | OFF                               |  |
| 53                     | N/A   | N/A | A16                            | ı, c                | Analog                     | DVCC                  | N/A                               |  |
|                        |       |     | P6.0 (RD)                      | I/O                 | LVCMOS                     | DVCC                  | OFF                               |  |
| 54                     | J9    | N/A | A15                            | I                   | Analog                     | DVCC                  | N/A                               |  |
|                        |       |     | P6.1 (RD)                      | I/O                 | LVCMOS                     | DVCC                  | OFF                               |  |
| 55                     | H7    | N/A | A14                            | I/O                 | Analog                     | DVCC                  | N/A                               |  |



## **Table 4-1. Pin Attributes (continued)**

| PIN NO. <sup>(1)</sup> |       |     |                                |                               |                            | DOWED                          | RESET                             |
|------------------------|-------|-----|--------------------------------|-------------------------------|----------------------------|--------------------------------|-----------------------------------|
| PZ                     | ZXH   | RGC | SIGNAL NAME <sup>(2) (3)</sup> | SIGNAL<br>TYPE <sup>(4)</sup> | BUFFER TYPE <sup>(5)</sup> | POWER<br>SOURCE <sup>(6)</sup> | STATE<br>AFTER POR <sup>(7)</sup> |
| 56                     | H9    | N/A | P4.0 (RD)                      | I/O                           | LVCMOS                     | DVCC                           | OFF                               |
|                        |       |     | A13                            | I                             | Analog                     | DVCC                           | N/A                               |
| 57                     | H8    | N/A | P4.1 (RD)                      | I/O                           | LVCMOS                     | DVCC                           | OFF                               |
|                        |       |     | A12                            | I                             | Analog                     | DVCC                           | N/A                               |
|                        |       |     | P4.2 (RD)                      | I/O                           | LVCMOS                     | DVCC                           | OFF                               |
| 58                     | G7    | 33  | ACLK                           | 0                             | LVCMOS                     | DVCC                           | N/A                               |
|                        |       |     | TA2CLK                         | I                             | LVCMOS                     | DVCC                           | N/A                               |
|                        |       |     | A11                            | I                             | Analog                     | DVCC                           | N/A                               |
|                        |       |     | P4.3 (RD)                      | I/O                           | LVCMOS                     | DVCC                           | OFF                               |
| 59                     | G8    | 34  | MCLK                           | 0                             | LVCMOS                     | DVCC                           | N/A                               |
|                        |       |     | RTCCLK                         | 0                             | LVCMOS                     | DVCC                           | N/A                               |
|                        |       |     | A10                            | I                             | Analog                     | DVCC                           | N/A                               |
|                        |       |     | P4.4 (RD)                      | I/O                           | LVCMOS                     | DVCC                           | OFF                               |
| 60                     | G9    | 35  | HSMCLK                         | 0                             | LVCMOS                     | DVCC                           | N/A                               |
| 00                     | O 9   | 33  | SVMHOUT                        | 0                             | LVCMOS                     | DVCC                           | N/A                               |
|                        |       |     | A9                             | 1                             | Analog                     | DVCC                           | N/A                               |
| 61                     | E7    | 36  | P4.5 (RD)                      | I/O                           | LVCMOS                     | DVCC                           | OFF                               |
| 01                     | 61 F7 | 30  | A8                             | 1                             | Analog                     | DVCC                           | N/A                               |
| 00                     | Г0    | 07  | P4.6 (RD)                      | I/O                           | LVCMOS                     | DVCC                           | OFF                               |
| 62                     | F8    | 37  | A7                             | I                             | Analog                     | DVCC                           | N/A                               |
| 00                     | F0    | 00  | P4.7 (RD)                      | I/O                           | LVCMOS                     | DVCC                           | OFF                               |
| 63                     | F9    | 38  | A6                             | I                             | Analog                     | DVCC                           | N/A                               |
| 0.4                    |       |     | P5.0 (RD)                      | I/O                           | LVCMOS                     | DVCC                           | OFF                               |
| 64                     | E7    | 39  | A5                             | I                             | Analog                     | DVCC                           | N/A                               |
| 0.5                    | F0    | 40  | P5.1 (RD)                      | I/O                           | LVCMOS                     | DVCC                           | OFF                               |
| 65                     | E8    | 40  | A4                             | I                             | Analog                     | DVCC                           | N/A                               |
|                        |       |     | P5.2 (RD)                      | I/O                           | LVCMOS                     | DVCC                           | OFF                               |
| 66                     | E9    | 41  | A3                             | I                             | Analog                     | DVCC                           | N/A                               |
|                        |       |     | P5.3 (RD)                      | I/O                           | LVCMOS                     | DVCC                           | OFF                               |
| 67                     | D7    | 42  | A2                             | ı                             | Analog                     | DVCC                           | N/A                               |
|                        |       |     | P5.4 (RD)                      | I/O                           | LVCMOS                     | DVCC                           | OFF                               |
| 68                     | D8    | 43  | A1                             | I                             | Analog                     | DVCC                           | N/A                               |
|                        |       |     | P5.5 (RD)                      | I/O                           | LVCMOS                     | DVCC                           | OFF                               |
| 69                     | C8    | 44  | A0                             | I                             | Analog                     | DVCC                           | N/A                               |
|                        |       |     | P5.6 (RD)                      | I/O                           | LVCMOS                     | DVCC                           | OFF                               |
|                        |       |     | TA2.1                          | I/O                           | LVCMOS                     | DVCC                           | N/A                               |
| 70                     | D9    | 45  | VREF+                          | 0                             | Analog                     | DVCC                           | N/A                               |
|                        |       |     | VeREF+                         | ı                             | Analog                     | DVCC                           | N/A                               |
|                        |       |     | C1.7                           | I                             | Analog                     | DVCC                           | N/A                               |
|                        |       |     | P5.7 (RD)                      | I/O                           | LVCMOS                     | DVCC                           | OFF                               |
|                        |       |     | TA2.2                          | I/O                           | LVCMOS                     | DVCC                           | N/A                               |
| 71                     | C9    | 46  | VREF-                          | 0                             | Analog                     | DVCC                           | N/A                               |
|                        |       |     | VeREF-                         | I                             | Analog                     | DVCC                           | N/A                               |
|                        |       |     | C1.6                           | ı                             | Analog                     | DVCC                           | N/A                               |
| 72                     | E6    | 47  | DVSS2                          | _                             | Power                      | N/A                            | N/A                               |
| 73                     | C6    | 48  | DVCC2                          | _                             | Power                      | N/A                            | N/A                               |
| 1                      | _1    | 1   | 1                              | 1                             | 1                          | l .                            | 1                                 |



Table 4-1. Pin Attributes (continued)

|     | PIN NO. <sup>(1)</sup> |        | (2) (2)                        | SIGNAL              | (5)                        | POWER                 | RESET                             |
|-----|------------------------|--------|--------------------------------|---------------------|----------------------------|-----------------------|-----------------------------------|
| PZ  | ZXH                    | RGC    | SIGNAL NAME <sup>(2) (3)</sup> | TYPE <sup>(4)</sup> | BUFFER TYPE <sup>(5)</sup> | SOURCE <sup>(6)</sup> | STATE<br>AFTER POR <sup>(7)</sup> |
| 74  | N/A                    | N/A    | P9.2 (RD)                      | I/O                 | LVCMOS                     | DVCC                  | OFF                               |
|     | 1 4// (                | 1071   | TA3.3                          | I/O                 | LVCMOS                     | DVCC                  | N/A                               |
| 75  | N/A                    | N/A    | P9.3 (RD)                      | I/O                 | LVCMOS                     | DVCC                  | OFF                               |
| 70  | 14//                   | 14// ( | TA3.4                          | I/O                 | LVCMOS                     | DVCC                  | N/A                               |
|     |                        | N/A    | P6.2 (RD)                      | I/O                 | LVCMOS                     | DVCC                  | OFF                               |
| 76  | A9                     |        | UCB1STE                        | I/O                 | LVCMOS                     | DVCC                  | N/A                               |
|     |                        |        | C1.5                           | I                   | Analog                     | DVCC                  | N/A                               |
|     |                        |        | P6.3 (RD)                      | I/O                 | LVCMOS                     | DVCC                  | OFF                               |
| 77  | B9                     | N/A    | UCB1CLK                        | I/O                 | LVCMOS                     | DVCC                  | N/A                               |
|     |                        |        | C1.4                           | I                   | Analog                     | DVCC                  | N/A                               |
|     |                        |        | P6.4 (RD)                      | I/O                 | LVCMOS                     | DVCC                  | OFF                               |
| 78  | A8                     | N/A    | UCB1SIMO                       | I/O                 | LVCMOS                     | DVCC                  | N/A                               |
| 70  | Ao                     | IN/A   | UCB1SDA                        | I/O                 | LVCMOS                     | DVCC                  | N/A                               |
|     |                        |        | C1.3                           | I                   | Analog                     | DVCC                  | N/A                               |
|     |                        |        | P6.5 (RD)                      | I/O                 | LVCMOS                     | DVCC                  | OFF                               |
| 70  | A7                     | N/A    | UCB1SOMI                       | I/O                 | LVCMOS                     | DVCC                  | N/A                               |
| 79  | A                      | IN/A   | UCB1SCL                        | I/O                 | LVCMOS                     | DVCC                  | N/A                               |
|     |                        |        | C1.2                           | 1                   | Analog                     | DVCC                  | N/A                               |
|     |                        |        | P6.6 (RD)                      | I/O                 | LVCMOS                     | DVCC                  | OFF                               |
|     |                        |        | TA2.3                          | I/O                 | LVCMOS                     | DVCC                  | N/A                               |
| 80  | B8                     | 49     | UCB3SIMO                       | I/O                 | LVCMOS                     | DVCC                  | N/A                               |
|     |                        |        | UCB3SDA                        | I/O                 | LVCMOS                     | DVCC                  | N/A                               |
|     |                        |        | C1.1                           | 1                   | Analog                     | DVCC                  | N/A                               |
|     |                        |        | P6.7 (RD)                      | I/O                 | LVCMOS                     | DVCC                  | OFF                               |
|     |                        |        | TA2.4                          | I/O                 | LVCMOS                     | DVCC                  | N/A                               |
| 81  | B7                     | 50     | UCB3SOMI                       | I/O                 | LVCMOS                     | DVCC                  | N/A                               |
|     |                        |        | UCB3SCL                        | I/O                 | LVCMOS                     | DVCC                  | N/A                               |
|     |                        |        | C1.0                           | 1                   | Analog                     | DVCC                  | N/A                               |
| 82  | C7                     | 51     | DVSS3                          | -                   | Power                      | N/A                   | N/A                               |
| 00  | DC                     | 50     | RSTn (RD)                      | I                   | LVCMOS                     | DVCC                  | PU                                |
| 83  | B6                     | 52     | NMI                            | I                   | LVCMOS                     | DVCC                  | N/A                               |
| 84  | D6                     | 53     | AVSS2                          | _                   | Power                      | N/A                   | N/A                               |
| 0.5 | 4.0                    |        | PJ.2 (RD)                      | I/O                 | LVCMOS                     | DVCC                  | OFF                               |
| 85  | A6                     | 54     | HFXOUT                         | 0                   | Analog                     | DVCC                  | N/A                               |
| 00  | 4.5                    |        | PJ.3 (RD)                      | I/O                 | LVCMOS                     | DVCC                  | OFF                               |
| 86  | A5                     | 55     | HFXIN                          | I                   | Analog                     | DVCC                  | N/A                               |
| 87  | D5                     | 56     | AVCC2                          | _                   | Power                      | N/A                   | N/A                               |
|     |                        |        | P7.0 (RD)                      | I/O                 | LVCMOS                     | DVCC                  | OFF                               |
| 88  | B5                     | 57     | PM_SMCLK                       | 0                   | LVCMOS                     | DVCC                  | N/A                               |
|     |                        |        | PM_DMAE0                       | I                   | LVCMOS                     | DVCC                  | N/A                               |
|     |                        |        | P7.1 (RD)                      | I/O                 | LVCMOS                     | DVCC                  | OFF                               |
| 89  | C5                     | 58     | PM_C0OUT                       | 0                   | LVCMOS                     | DVCC                  | N/A                               |
|     |                        |        | PM_TA0CLK                      | I                   | LVCMOS                     | DVCC                  | N/A                               |
|     |                        |        | P7.2 (RD)                      | I/O                 | LVCMOS                     | DVCC                  | OFF                               |
| 90  | B4                     | 59     | PM_C1OUT                       | 0                   | LVCMOS                     | DVCC                  | N/A                               |
|     |                        |        | PM_TA1CLK                      | I                   | LVCMOS                     | DVCC                  | N/A                               |

www.ti.com.cn

## Table 4-1. Pin Attributes (continued)

| PIN NO. <sup>(1)</sup> |      |        | (2) (2)                        | SIGNAL              | (5)                        | POWER                 | RESET                             |     |
|------------------------|------|--------|--------------------------------|---------------------|----------------------------|-----------------------|-----------------------------------|-----|
| PZ                     | ZXH  | RGC    | SIGNAL NAME <sup>(2) (3)</sup> | TYPE <sup>(4)</sup> | BUFFER TYPE <sup>(5)</sup> | SOURCE <sup>(6)</sup> | STATE<br>AFTER POR <sup>(7)</sup> |     |
| 91                     | A4   | 60     | P7.3 (RD)                      | I/O                 | LVCMOS                     | DVCC                  | OFF                               |     |
| 91                     | A4   | 60     | PM_TA0.0                       | I/O                 | LVCMOS                     | DVCC                  | N/A                               |     |
| 92                     | В3   | 61     | PJ.4                           | I/O                 | LVCMOS                     | DVCC                  | N/A                               |     |
| 92                     | БЗ   | 01     | TDI (RD)                       | I                   | LVCMOS                     | DVCC                  | PU                                |     |
|                        |      |        | PJ.5                           | I/O                 | LVCMOS                     | DVCC                  | N/A                               |     |
| 93                     | А3   | 62     | TDO (RD)                       | 0                   | LVCMOS                     | DVCC                  | N/A                               |     |
|                        |      |        | SWO                            | 0                   | LVCMOS                     | DVCC                  | N/A                               |     |
| 94                     | B2   | 63     | SWDIOTMS                       | I/O                 | LVCMOS                     | DVCC                  | PU                                |     |
| 95                     | A2   | 64     | SWCLKTCK                       | I                   | LVCMOS                     | DVCC                  | PD                                |     |
| 96                     | N/A  | NI/A   | N/A                            | P9.4 (RD)           | I/O                        | LVCMOS                | DVCC                              | OFF |
| 96                     |      | n IN/A | UCA3STE                        | I/O                 | LVCMOS                     | DVCC                  | N/A                               |     |
| 0.7                    | N/A  | N/A    | P9.5 (RD)                      | I/O                 | LVCMOS                     | DVCC                  | OFF                               |     |
| 97                     |      |        | UCA3CLK                        | I/O                 | LVCMOS                     | DVCC                  | N/A                               |     |
|                        |      |        | P9.6 (RD)                      | I/O                 | LVCMOS                     | DVCC                  | OFF                               |     |
| 98                     | N/A  | N/A    | UCA3RXD                        | I                   | LVCMOS                     | DVCC                  | N/A                               |     |
|                        |      |        | UCA3SOMI                       | I/O                 | LVCMOS                     | DVCC                  | N/A                               |     |
|                        |      |        | P9.7 (RD)                      | I/O                 | LVCMOS                     | DVCC                  | OFF                               |     |
| 99                     | N/A  | N/A    | UCA3TXD                        | 0                   | LVCMOS                     | DVCC                  | N/A                               |     |
|                        |      |        | UCA3SIMO                       | I/O                 | LVCMOS                     | DVCC                  | N/A                               |     |
| 100                    | NI/A | NI/A   | P10.0 (RD)                     | I/O                 | LVCMOS                     | DVCC                  | OFF                               |     |
| 100                    | N/A  | N/A    | UCB3STE                        | I/O                 | LVCMOS                     | DVCC                  | N/A                               |     |
| N/A                    | N/A  | Pad    | QFN Pad                        | _                   | _                          | N/A                   | _                                 |     |



## 4.3 Signal Descriptions

Table 4-2 describes the signals for all device variants and package options.

**Table 4-2. Signal Descriptions** 

|          |             | SIG | GNAL NO | .(1) | SIGNAL              |                                                   |
|----------|-------------|-----|---------|------|---------------------|---------------------------------------------------|
| FUNCTION | SIGNAL NAME | PZ  | ZXH     | RGC  | TYPE <sup>(2)</sup> | DESCRIPTION                                       |
|          | A0          | 69  | C8      | 44   | I                   | ADC analog input A0                               |
|          | A1          | 68  | D8      | 43   | I                   | ADC analog input A1                               |
|          | A2          | 67  | D7      | 42   | I                   | ADC analog input A2                               |
|          | A3          | 66  | E9      | 41   | I                   | ADC analog input A3                               |
|          | A4          | 65  | E8      | 40   | I                   | ADC analog input A4                               |
|          | A5          | 64  | E7      | 39   | I                   | ADC analog input A5                               |
|          | A6          | 63  | F9      | 38   | I                   | ADC analog input A6                               |
|          | A7          | 62  | F8      | 37   | I                   | ADC analog input A7                               |
|          | A8          | 61  | F7      | 36   | I                   | ADC analog input A8                               |
|          | A9          | 60  | G9      | 35   | I                   | ADC analog input A9                               |
|          | A10         | 59  | G8      | 34   | I                   | ADC analog input A10                              |
| ADC      | A11         | 58  | G7      | 33   | I                   | ADC analog input A11                              |
| ADC      | A12         | 57  | H8      | N/A  | I                   | ADC analog input A12                              |
|          | A13         | 56  | H9      | N/A  | I                   | ADC analog input A13                              |
|          | A14         | 55  | H7      | N/A  | I                   | ADC analog input A14                              |
|          | A15         | 54  | J9      | N/A  | I                   | ADC analog input A15                              |
|          | A16         | 53  | N/A     | N/A  | I                   | ADC analog input A16                              |
|          | A17         | 52  | N/A     | N/A  | I                   | ADC analog input A17                              |
|          | A18         | 51  | N/A     | N/A  | 1                   | ADC analog input A18                              |
|          | A19         | 50  | N/A     | N/A  | I                   | ADC analog input A19                              |
|          | A20         | 49  | N/A     | N/A  | I                   | ADC analog input A20                              |
|          | A21         | 48  | N/A     | N/A  | I                   | ADC analog input A21                              |
|          | A22         | 47  | N/A     | N/A  | 1                   | ADC analog input A22                              |
|          | A23         | 46  | N/A     | N/A  | 1                   | ADC analog input A23                              |
|          | ACLK        | 58  | G7      | 33   | 0                   | ACLK clock output                                 |
|          | DCOR        | 44  | J8      | 31   | _                   | DCO external resistor pin                         |
|          | HFXIN       | 86  | A5      | 55   | 1                   | Input for high-frequency crystal oscillator HFXT  |
| Clock    | HFXOUT      | 85  | A6      | 54   | 0                   | Output for high-frequency crystal oscillator HFXT |
| CIUCK    | HSMCLK      | 60  | G9      | 35   | 0                   | HSMCLK clock output                               |
|          | LFXIN       | 41  | J6      | 28   | I                   | Input for low-frequency crystal oscillator LFXT   |
|          | LFXOUT      | 42  | J7      | 29   | 0                   | Output of low-frequency crystal oscillator LFXT   |
|          | MCLK        | 59  | G8      | 34   | 0                   | MCLK clock output                                 |

<sup>(1)</sup> N/A = not available

<sup>(2)</sup> I = input, O = output



| FUNCTION   | SIGNAL NAME | SIG | GNAL NO | .(1) | SIGNAL              | DESCRIPTION                                                                                   |  |  |
|------------|-------------|-----|---------|------|---------------------|-----------------------------------------------------------------------------------------------|--|--|
| FUNCTION   | SIGNAL NAME | PZ  | ZXH     | RGC  | TYPE <sup>(2)</sup> | DESCRIPTION                                                                                   |  |  |
|            | C0.0        | 31  | G4      | 18   | I                   | Comparator_E0 input 0                                                                         |  |  |
|            | C0.1        | 30  | Н3      | 17   | I                   | Comparator_E0 input 1                                                                         |  |  |
|            | C0.2        | 29  | G3      | N/A  | I                   | Comparator_E0 input 2                                                                         |  |  |
|            | C0.3        | 28  | J2      | N/A  | I                   | Comparator_E0 input 3                                                                         |  |  |
|            | C0.4        | 27  | H2      | N/A  | I                   | Comparator_E0 input 4                                                                         |  |  |
|            | C0.5        | 26  | J1      | N/A  | I                   | Comparator_E0 input 5                                                                         |  |  |
|            | C0.6        | 25  | N/A     | N/A  | I                   | Comparator_E0 input 6                                                                         |  |  |
| Comparator | C0.7        | 24  | N/A     | N/A  | I                   | Comparator_E0 input 7                                                                         |  |  |
| Comparator | C1.0        | 81  | B7      | 50   | I                   | Comparator_E1 input 0                                                                         |  |  |
|            | C1.1        | 80  | B8      | 49   | I                   | Comparator_E1 input 1                                                                         |  |  |
|            | C1.2        | 79  | A7      | N/A  | I                   | Comparator_E1 input 2                                                                         |  |  |
|            | C1.3        | 78  | A8      | N/A  | I                   | Comparator_E1 input 3                                                                         |  |  |
|            | C1.4        | 77  | B9      | N/A  | I                   | Comparator_E1 input 4                                                                         |  |  |
|            | C1.5        | 76  | A9      | N/A  | I                   | Comparator_E1 input 5                                                                         |  |  |
|            | C1.6        | 71  | C9      | 46   | I                   | Comparator_E1 input 6                                                                         |  |  |
|            | C1.7        | 70  | D9      | 45   | I                   | Comparator_E1 input 7                                                                         |  |  |
|            | SWCLKTCK    | 95  | A2      | 64   | I                   | Serial wire clock input (SWCLK)/JTAG clock input (TCK)                                        |  |  |
| Debug      | SWDIOTMS    | 94  | B2      | 63   | I/O                 | Serial wire data input/output (SWDIO)/JTAG test mode select (TMS)                             |  |  |
| Dobag      | SWO         | 93  | A3      | 62   | 0                   | Serial wire trace output                                                                      |  |  |
|            | TDI         | 92  | В3      | 61   | I                   | JTAG test data input                                                                          |  |  |
|            | TDO         | 93  | A3      | 62   | 0                   | JTAG test data output                                                                         |  |  |
|            | P1.0        | 4   | A1      | 1    | I/O                 | General-purpose digital I/O with port interrupt, wake-<br>up, and glitch filtering capability |  |  |
|            | P1.1        | 5   | B1      | 2    | I/O                 | General-purpose digital I/O with port interrupt and wake-up capability                        |  |  |
|            | P1.2        | 6   | C4      | 3    | I/O                 | General-purpose digital I/O with port interrupt and wake-up capability                        |  |  |
| GPIO       | P1.3        | 7   | D4      | 4    | I/O                 | General-purpose digital I/O with port interrupt and wake-up capability                        |  |  |
| GPIU       | P1.4        | 8   | D3      | 5    | I/O                 | General-purpose digital I/O with port interrupt, wake-<br>up, and glitch filtering capability |  |  |
|            | P1.5        | 9   | C1      | 6    | I/O                 | General-purpose digital I/O with port interrupt, wake-<br>up, and glitch filtering capability |  |  |
|            | P1.6        | 10  | D1      | 7    | I/O                 | General-purpose digital I/O with port interrupt and wake-up capability                        |  |  |
|            | P1.7        | 11  | E1      | 8    | I/O                 | General-purpose digital I/O with port interrupt and wake-up capability                        |  |  |



**Table 4-2. Signal Descriptions (continued)** 

| FUNCTION            | CIONAL NAME | SI | GNAL NO | .(1) | SIGNAL              | DESCRIPTION                                                                                                                                                                                                            |  |  |
|---------------------|-------------|----|---------|------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| FUNCTION            | SIGNAL NAME | PZ | ZXH     | RGC  | TYPE <sup>(2)</sup> | DESCRIPTION                                                                                                                                                                                                            |  |  |
|                     | P2.0        | 16 | E4      | 13   | I/O                 | General-purpose digital I/O with port interrupt and wake-up capability and with reconfigurable port mapping secondary function. This I/O can be configured for high drive operation with up to 20-mA drive capability. |  |  |
|                     | P2.1        | 17 | F1      | 14   | I/O                 | General-purpose digital I/O with port interrupt and wake-up capability and with reconfigurable port mapping secondary function. This I/O can be configured for high drive operation with up to 20-mA drive capability. |  |  |
|                     | P2.2        | 18 | E3      | 15   | 1/0                 | General-purpose digital I/O with port interrupt and wake-up capability and with reconfigurable port mapping secondary function. This I/O can be configured for high drive operation with up to 20-mA drive capability. |  |  |
|                     | P2.3        | 19 | F4      | 16   | I/O                 | General-purpose digital I/O with port interrupt and wake-up capability and with reconfigurable port mapping secondary function. This I/O can be configured for high drive operation with up to 20-mA drive capability. |  |  |
|                     | P2.4        | 20 | F3      | N/A  | I/O                 | General-purpose digital I/O with port interrupt and wake-up capability and with reconfigurable port mapping secondary function                                                                                         |  |  |
|                     | P2.5        | 21 | G1      | N/A  | I/O                 | General-purpose digital I/O with port interrupt and wake-up capability and with reconfigurable port mapping secondary function                                                                                         |  |  |
| GPIO<br>(continued) | P2.6        | 22 | G2      | N/A  | I/O                 | General-purpose digital I/O with port interrupt and wake-up capability and with reconfigurable port mapping secondary function                                                                                         |  |  |
| (continued)         | P2.7        | 23 | H1      | N/A  | I/O                 | General-purpose digital I/O with port interrupt and wake-up capability and with reconfigurable port mapping secondary function                                                                                         |  |  |
|                     | P3.0        | 32 | J3      | 19   | I/O                 | General-purpose digital I/O with port interrupt, wake-<br>up, and glitch filtering capability, and with<br>reconfigurable port mapping secondary function                                                              |  |  |
|                     | P3.1        | 33 | H4      | 20   | I/O                 | General-purpose digital I/O with port interrupt and wake-up capability and with reconfigurable port mapping secondary function                                                                                         |  |  |
|                     | P3.2        | 34 | G5      | 21   | I/O                 | General-purpose digital I/O with port interrupt and wake-up capability and with reconfigurable port mapping secondary function                                                                                         |  |  |
|                     | P3.3        | 35 | J4      | 22   | I/O                 | General-purpose digital I/O with port interrupt and wake-up capability and with reconfigurable port mapping secondary function                                                                                         |  |  |
|                     | P3.4        | 36 | H5      | 23   | I/O                 | General-purpose digital I/O with port interrupt, wake-<br>up, and glitch filtering capability, and with<br>reconfigurable port mapping secondary function                                                              |  |  |
|                     | P3.5        | 37 | G6      | 24   | I/O                 | General-purpose digital I/O with port interrupt, wake-<br>up, and glitch filtering capability, and with<br>reconfigurable port mapping secondary function                                                              |  |  |
|                     | P3.6        | 38 | J5      | 25   | I/O                 | General-purpose digital I/O with port interrupt and wake-up capability and with reconfigurable port mapping secondary function                                                                                         |  |  |
|                     | P3.7        | 39 | H6      | 26   | I/O                 | General-purpose digital I/O with port interrupt and wake-up capability and with reconfigurable port mapping secondary function                                                                                         |  |  |

|             |             |    | GNAL NO | <u>'</u> | SIGNAL              |                                                                                               |  |
|-------------|-------------|----|---------|----------|---------------------|-----------------------------------------------------------------------------------------------|--|
| FUNCTION    | SIGNAL NAME | PZ | ZXH     | RGC      | TYPE <sup>(2)</sup> | DESCRIPTION                                                                                   |  |
|             | P4.0        | 56 | H9      | N/A      | I/O                 | General-purpose digital I/O with port interrupt and wake-up capability                        |  |
|             | P4.1        | 57 | H8      | N/A      | I/O                 | General-purpose digital I/O with port interrupt and wake-up capability                        |  |
|             | P4.2        | 58 | G7      | 33       | I/O                 | General-purpose digital I/O with port interrupt and wake-up capability                        |  |
|             | P4.3        | 59 | G8      | 34       | I/O                 | General-purpose digital I/O with port interrupt and wake-up capability                        |  |
|             | P4.4        | 60 | G9      | 35       | I/O                 | General-purpose digital I/O with port interrupt and wake-up capability                        |  |
|             | P4.5        | 61 | F7      | 36       | I/O                 | General-purpose digital I/O with port interrupt and wake-up capability                        |  |
|             | P4.6        | 62 | F8      | 37       | I/O                 | General-purpose digital I/O with port interrupt and wake-up capability                        |  |
|             | P4.7        | 63 | F9      | 38       | I/O                 | General-purpose digital I/O with port interrupt and wake-up capability                        |  |
|             | P5.0        | 64 | E7      | 39       | I/O                 | General-purpose digital I/O with port interrupt and wake-up capability                        |  |
|             | P5.1        | 65 | E8      | 40       | I/O                 | General-purpose digital I/O with port interrupt and wake-up capability                        |  |
|             | P5.2        | 66 | E9      | 41       | I/O                 | General-purpose digital I/O with port interrupt and wake-up capability                        |  |
| GPIO        | P5.3        | 67 | D7      | 42       | I/O                 | General-purpose digital I/O with port interrupt and wake-up capability                        |  |
| (continued) | P5.4        | 68 | D8      | 43       | I/O                 | General-purpose digital I/O with port interrupt and wake-up capability                        |  |
|             | P5.5        | 69 | C8      | 44       | I/O                 | General-purpose digital I/O with port interrupt and wake-up capability                        |  |
|             | P5.6        | 70 | D9      | 45       | I/O                 | General-purpose digital I/O with port interrupt and wake-up capability                        |  |
|             | P5.7        | 71 | C9      | 46       | I/O                 | General-purpose digital I/O with port interrupt and wake-up capability                        |  |
|             | P6.0        | 54 | J9      | N/A      | I/O                 | General-purpose digital I/O with port interrupt and wake-up capability                        |  |
|             | P6.1        | 55 | H7      | N/A      | I/O                 | General-purpose digital I/O with port interrupt and wake-up capability                        |  |
|             | P6.2        | 76 | A9      | N/A      | I/O                 | General-purpose digital I/O with port interrupt and wake-up capability                        |  |
|             | P6.3        | 77 | B9      | N/A      | I/O                 | General-purpose digital I/O with port interrupt and wake-up capability                        |  |
|             | P6.4        | 78 | A8      | N/A      | I/O                 | General-purpose digital I/O with port interrupt and wake-up capability                        |  |
|             | P6.5        | 79 | A7      | N/A      | I/O                 | General-purpose digital I/O with port interrupt and wake-up capability                        |  |
|             | P6.6        | 80 | B8      | 49       | I/O                 | General-purpose digital I/O with port interrupt, wake-<br>up, and glitch filtering capability |  |
|             | P6.7        | 81 | B7      | 50       | I/O                 | General-purpose digital I/O with port interrupt, wake-<br>up, and glitch filtering capability |  |



**Table 4-2. Signal Descriptions (continued)** 

| FUNCTION    | 0101141 11415 | SI  | GNAL NO | .(1) | SIGNAL              | D-00010-1011                                                                         |
|-------------|---------------|-----|---------|------|---------------------|--------------------------------------------------------------------------------------|
| FUNCTION    | SIGNAL NAME   | PZ  | ZXH     | RGC  | TYPE <sup>(2)</sup> | DESCRIPTION                                                                          |
|             | P7.0          | 88  | B5      | 57   | I/O                 | General-purpose digital I/O with reconfigurable port mapping secondary function (RD) |
|             | P7.1          | 89  | C5      | 58   | I/O                 | General-purpose digital I/O with reconfigurable port mapping secondary function (RD) |
|             | P7.2          | 90  | B4      | 59   | I/O                 | General-purpose digital I/O with reconfigurable port mapping secondary function (RD) |
|             | P7.3          | 91  | A4      | 60   | I/O                 | General-purpose digital I/O with reconfigurable port mapping secondary function (RD) |
|             | P7.4          | 26  | J1      | N/A  | I/O                 | General-purpose digital I/O with reconfigurable port mapping secondary function (RD) |
|             | P7.5          | 27  | H2      | N/A  | I/O                 | General-purpose digital I/O with reconfigurable port mapping secondary function (RD) |
|             | P7.6          | 28  | J2      | N/A  | I/O                 | General-purpose digital I/O with reconfigurable port mapping secondary function (RD) |
|             | P7.7          | 29  | G3      | N/A  | I/O                 | General-purpose digital I/O with reconfigurable port mapping secondary function (RD) |
|             | P8.0          | 30  | НЗ      | 17   | I/O                 | General-purpose digital I/O                                                          |
|             | P8.1          | 31  | G4      | 18   | I/O                 | General-purpose digital I/O                                                          |
|             | P8.2          | 46  | N/A     | N/A  | I/O                 | General-purpose digital I/O                                                          |
|             | P8.3          | 47  | N/A     | N/A  | I/O                 | General-purpose digital I/O                                                          |
|             | P8.4          | 48  | N/A     | N/A  | I/O                 | General-purpose digital I/O                                                          |
|             | P8.5          | 49  | N/A     | N/A  | I/O                 | General-purpose digital I/O                                                          |
| GPIO        | P8.6          | 50  | N/A     | N/A  | I/O                 | General-purpose digital I/O                                                          |
| (continued) | P8.7          | 51  | N/A     | N/A  | I/O                 | General-purpose digital I/O                                                          |
|             | P9.0          | 52  | N/A     | N/A  | I/O                 | General-purpose digital I/O                                                          |
|             | P9.1          | 53  | N/A     | N/A  | I/O                 | General-purpose digital I/O                                                          |
|             | P9.2          | 74  | N/A     | N/A  | I/O                 | General-purpose digital I/O                                                          |
|             | P9.3          | 75  | N/A     | N/A  | I/O                 | General-purpose digital I/O                                                          |
|             | P9.4          | 96  | N/A     | N/A  | I/O                 | General-purpose digital I/O                                                          |
|             | P9.5          | 97  | N/A     | N/A  | I/O                 | General-purpose digital I/O                                                          |
|             | P9.6          | 98  | N/A     | N/A  | I/O                 | General-purpose digital I/O                                                          |
|             | P9.7          | 99  | N/A     | N/A  | I/O                 | General-purpose digital I/O                                                          |
|             | P10.0         | 100 | N/A     | N/A  | I/O                 | General-purpose digital I/O                                                          |
|             | P10.1         | 1   | N/A     | N/A  | I/O                 | General-purpose digital I/O                                                          |
|             | P10.2         | 2   | N/A     | N/A  | I/O                 | General-purpose digital I/O                                                          |
|             | P10.3         | 3   | N/A     | N/A  | I/O                 | General-purpose digital I/O                                                          |
|             | P10.4         | 24  | N/A     | N/A  | I/O                 | General-purpose digital I/O                                                          |
|             | P10.5         | 25  | N/A     | N/A  | I/O                 | General-purpose digital I/O                                                          |
|             | PJ.0          | 41  | J6      | 28   | I/O                 | General-purpose digital I/O                                                          |
|             | PJ.1          | 42  | J7      | 29   | I/O                 | General-purpose digital I/O                                                          |
|             | PJ.2          | 85  | A6      | 54   | I/O                 | General-purpose digital I/O                                                          |
|             | PJ.3          | 86  | A5      | 55   | I/O                 | General-purpose digital I/O                                                          |
|             | PJ.4          | 92  | В3      | 61   | I/O                 | General-purpose digital I/O                                                          |
|             | PJ.5          | 93  | А3      | 62   | I/O                 | General-purpose digital I/O                                                          |

www.ti.com.cn

| FUNCTION         | FUNCTION SIGNAL NAME |    | SIGNAL NO. <sup>(1)</sup> |     |                     | DESCRIPTION                                             |  |
|------------------|----------------------|----|---------------------------|-----|---------------------|---------------------------------------------------------|--|
| FUNCTION         | SIGNAL NAME          | PZ | ZXH                       | RGC | TYPE <sup>(2)</sup> | DESCRIPTION                                             |  |
|                  | UCB0SCL              | 11 | E1                        | 8   | I/O                 | I <sup>2</sup> C clock – eUSCI_B0 I <sup>2</sup> C mode |  |
|                  | UCB0SDA              | 10 | D1                        | 7   | I/O                 | I <sup>2</sup> C data – eUSCI_B0 I <sup>2</sup> C mode  |  |
|                  | UCB1SCL              | 79 | A7                        | N/A | I/O                 | I <sup>2</sup> C clock – eUSCI_B1 I <sup>2</sup> C mode |  |
| I <sup>2</sup> C | UCB1SDA              | 78 | A8                        | N/A | I/O                 | I <sup>2</sup> C data – eUSCI_B1 I <sup>2</sup> C mode  |  |
| I-C              | UCB3SCL              | 3  | N/A                       | N/A | I/O                 | I <sup>2</sup> C clock – eUSCI_B3 I <sup>2</sup> C mode |  |
|                  | UCB3SCL              | 81 | B7                        | 50  | I/O                 | I <sup>2</sup> C clock – eUSCI_B3 I <sup>2</sup> C mode |  |
|                  | UCB3SDA              | 2  | N/A                       | N/A | I/O                 | I <sup>2</sup> C data – eUSCI_B3 I <sup>2</sup> C mode  |  |
|                  | UCB3SDA              |    | B8                        | 49  | I/O                 | I <sup>2</sup> C data – eUSCI_B3 I <sup>2</sup> C mode  |  |



**Table 4-2. Signal Descriptions (continued)** 

| FUNCTION    | SIGNAL NAME | SI | GNAL NO | .(1) | SIGNAL              | DESCRIPTION                                                                                                  |  |  |
|-------------|-------------|----|---------|------|---------------------|--------------------------------------------------------------------------------------------------------------|--|--|
| FUNCTION    | SIGNAL NAME | PZ | ZXH     | RGC  | TYPE <sup>(2)</sup> | DESCRIPTION                                                                                                  |  |  |
|             | PM_C0OUT    | 89 | C5      | 58   | 0                   | Default mapping: Comparator_E0 output                                                                        |  |  |
|             | PM_C1OUT    | 90 | B4      | 59   | 0                   | Default mapping: Comparator_E1 output                                                                        |  |  |
|             | PM_DMAE0    | 88 | B5      | 57   | I                   | Default mapping: DMA external trigger input                                                                  |  |  |
|             | PM_SMCLK    | 88 | B5      | 57   | 0                   | Default mapping: SMCLK clock output                                                                          |  |  |
|             | PM_TA0.0    | 91 | A4      | 60   | I/O                 | Default mapping: TA0 CCR0 capture: CCI0A input, compare: Out0                                                |  |  |
|             | PM_TA0.1    | 20 | F3      | N/A  | I/O                 | Default mapping: TA0 CCR1 capture: CCI1A input, compare: Out1                                                |  |  |
|             | PM_TA0.2    | 21 | G1      | N/A  | I/O                 | Default mapping: TA0 CCR2 capture: CCI2A input, compare: Out2                                                |  |  |
|             | PM_TA0.3    | 22 | G2      | N/A  | I/O                 | Default mapping: TA0 CCR3 capture: CCI3A input, compare: Out3                                                |  |  |
|             | PM_TA0.4    | 23 | H1      | N/A  | I/O                 | Default mapping: TA0 CCR4 capture: CCI4A input, compare: Out4                                                |  |  |
|             | PM_TA0CLK   | 89 | C5      | 58   | I                   | Default mapping: TA0 input clock                                                                             |  |  |
|             | PM_TA1.2    | 28 | J2      | N/A  | I/O                 | Default mapping: TA1 CCR2 capture: CCI2A input, compare: Out2                                                |  |  |
|             | PM_TA1.3    | 27 | H2      | N/A  | I/O                 | Default mapping: TA1 CCR3 capture: CCl3A input, compare: Out3                                                |  |  |
|             | PM_TA1.4    | 26 | J1      | N/A  | I/O                 | Default mapping: TA1 CCR4 capture: CCl4A input, compare: Out4                                                |  |  |
|             | PM_TA1CLK   | 90 | B4      | 59   | I                   | Default mapping: TA1 input clock                                                                             |  |  |
| Port Mapper | PM_UCA1CLK  | 17 | F1      | 14   | I/O                 | Default mapping: Clock signal input – eUSCI_A1 SPI slave mode Clock signal output – eUSCI_A1 SPI master mode |  |  |
|             | PM_UCA1RXD  | 18 | E3      | 15   | I                   | Default mapping: Receive data – eUSCI_A1 UART mode                                                           |  |  |
|             | PM_UCA1SIMO | 19 | F4      | 16   | I/O                 | Default mapping: Slave in, master out – eUSCI_A1 SPI mode                                                    |  |  |
|             | PM_UCA1SOMI | 18 | E3      | 15   | I/O                 | Default mapping: Slave out, master in – eUSCI_A1 SPI mode                                                    |  |  |
|             | PM_UCA1STE  | 16 | E4      | 13   | I/O                 | Default mapping: Slave transmit enable – eUSCI_A1 SPI mode                                                   |  |  |
|             | PM_UCA1TXD  | 19 | F4      | 16   | 0                   | Default mapping: Transmit data – eUSCI_A1 UART mode                                                          |  |  |
|             | PM_UCA2CLK  | 33 | H4      | 20   | I/O                 | Default mapping: Clock signal input – eUSCI_A2 SPI slave mode Clock signal output – eUSCI_A2 SPI master mode |  |  |
|             | PM_UCA2RXD  | 34 | G5      | 21   | I                   | Default mapping: Receive data – eUSCI_A2 UART mode                                                           |  |  |
|             | PM_UCA2SIMO | 35 | J4      | 22   | I/O                 | Default mapping: Slave in, master out – eUSCI_A2 SPI mode                                                    |  |  |
|             | PM_UCA2SOMI | 34 | G5      | 21   | I/O                 | Default mapping: Slave out, master in – eUSCI_A2 SPI mode                                                    |  |  |
|             | PM_UCA2STE  | 32 | J3      | 19   | I/O                 | Default mapping: Slave transmit enable – eUSCI_A2 SPI mode                                                   |  |  |
|             | PM_UCA2TXD  | 35 | J4      | 22   | 0                   | Default mapping: Transmit data – eUSCI_A2 UART mode                                                          |  |  |

| - INOTION               | 0.00.41.51.445 | SI | GNAL NO | . <sup>(1)</sup> | SIGNAL  | 2502005501                                                                                                   |  |
|-------------------------|----------------|----|---------|------------------|---------|--------------------------------------------------------------------------------------------------------------|--|
| FUNCTION                | SIGNAL NAME    | PZ | ZXH     | RGC              | TYPE(2) | DESCRIPTION                                                                                                  |  |
|                         | PM_UCB2CLK     | 37 | G6      | 24               | I/O     | Default mapping: Clock signal input – eUSCI_B2 SPI slave mode Clock signal output – eUSCI_B2 SPI master mode |  |
|                         | PM_UCB2SCL     | 39 | H6      | 26               | ı       | Default mapping: I <sup>2</sup> C clock – eUSCI_B2 I <sup>2</sup> C mode                                     |  |
| Dart Manage             | PM_UCB2SDA     | 38 | J5      | 25               | I/O     | Default mapping: I <sup>2</sup> C data – eUSCI_B2 I <sup>2</sup> C mode                                      |  |
| Port Mapper (continued) | PM_UCB2SIMO    | 38 | J5      | 25               | I/O     | Default mapping: Slave in, master out – eUSCI_B2<br>SPI mode                                                 |  |
|                         | PM_UCB2SOMI    | 39 | H6      | 26               | I/O     | Default mapping: Slave out, master in – eUSCI_B2<br>SPI mode                                                 |  |
|                         | PM_UCB2STE     | 36 | H5      | 23               | I/O     | Default mapping: Slave transmit enable – eUSCI_B2 SPI mode                                                   |  |
|                         | AVCC1          | 45 | F6      | 32               | _       | Analog power supply                                                                                          |  |
|                         | AVCC2          | 87 | D5      | 56               | _       | Analog power supply                                                                                          |  |
|                         | AVSS1          | 43 | F5      | 30               | _       | Analog ground supply                                                                                         |  |
|                         | AVSS2          | 84 | D6      | 53               | _       | Analog ground supply                                                                                         |  |
|                         | AVSS3          | 40 | E5      | 27               | _       | Analog ground supply                                                                                         |  |
|                         | DVCC1          | 13 | D2      | 10               | _       | Digital power supply                                                                                         |  |
| Power                   | DVCC2          | 73 | C6      | 48               | _       | Digital power supply                                                                                         |  |
|                         | DVSS1          | 15 | F2      | 12               | _       | Digital ground supply                                                                                        |  |
|                         | DVSS2          | 72 | E6      | 47               | _       | Digital ground supply                                                                                        |  |
|                         | DVSS3          | 82 | C7      | 51               | _       | Must be connected to ground                                                                                  |  |
|                         | VCORE (3)      | 12 | C2      | 9                | _       | Regulated core power supply (internal use only, no external current loading)                                 |  |
|                         | VSW            | 14 | E2      | 11               | _       | DC-to-DC converter switching output                                                                          |  |
| RTC                     | RTCCLK         | 59 | G8      | 34               | 0       | RTC_C clock calibration output                                                                               |  |
|                         | VREF+          | 70 | D9      | 45               | 0       | Internal shared reference voltage positive terminal                                                          |  |
|                         | VREF-          | 71 | C9      | 46               | 0       | Internal shared reference voltage negative terminal                                                          |  |
| Reference               | VeREF+         | 70 | D9      | 45               | I       | Positive terminal of external reference voltage to ADC                                                       |  |
|                         | VeREF-         | 71 | C9      | 46               | I       | Negative terminal of external reference voltage to ADC (recommended to connect to onboard ground)            |  |

<sup>(3)</sup> VCORE is for internal use only. No external current loading is possible. VCORE should only be connected to the recommended capacitor value, C<sub>VCORE</sub>.



| FUNCTION | 0101141 114115 | SI  | GNAL NO | .(1) | SIGNAL  | DECODIFICAL                                                                                    |  |
|----------|----------------|-----|---------|------|---------|------------------------------------------------------------------------------------------------|--|
| FUNCTION | SIGNAL NAME    | PZ  | ZXH     | RGC  | TYPE(2) | DESCRIPTION                                                                                    |  |
|          | UCA0CLK        | 5   | B1      | 2    | I/O     | Clock signal input – eUSCI_A0 SPI slave mode<br>Clock signal output – eUSCI_A0 SPI master mode |  |
|          | UCA0SIMO       | 7   | D4      | 4    | I/O     | Slave in, master out – eUSCI_A0 SPI mode                                                       |  |
|          | UCA0SOMI       | 6   | C4      | 3    | I/O     | Slave out, master in – eUSCI_A0 SPI mode                                                       |  |
|          | UCA0STE        | 4   | A1      | 1    | I/O     | Slave transmit enable – eUSCI_A0 SPI mode                                                      |  |
|          | UCA3CLK        | 97  | N/A     | N/A  | I/O     | Clock signal input – eUSCI_A3 SPI slave mode<br>Clock signal output – eUSCI_A3 SPI master mode |  |
|          | UCA3SIMO       | 99  | N/A     | N/A  | I/O     | Slave in, master out – eUSCI_A3 SPI mode                                                       |  |
|          | UCA3SOMI       | 98  | N/A     | N/A  | I/O     | Slave out, master in – eUSCI_A3 SPI mode                                                       |  |
|          | UCA3STE        | 96  | N/A     | N/A  | I/O     | Slave transmit enable – eUSCI_A3 SPI mode                                                      |  |
|          | UCB0CLK        | 9   | C1      | 6    | I/O     | Clock signal input – eUSCI_B0 SPI slave mode<br>Clock signal output – eUSCI_B0 SPI master mode |  |
|          | UCB0SIMO       | 10  | D1      | 7    | I/O     | Slave in, master out – eUSCI_B0 SPI mode                                                       |  |
|          | UCB0SOMI       | 11  | E1      | 8    | I/O     | Slave out, master in – eUSCI_B0 SPI mode                                                       |  |
| SPI      | UCB0STE        | 8   | D3      | 5    | I/O     | Slave transmit enable – eUSCI_B0 SPI mode                                                      |  |
| 581      | UCB1CLK        | 77  | В9      | N/A  | I/O     | Clock signal input – eUSCI_B1 SPI slave mode<br>Clock signal output – eUSCI_B1 SPI master mode |  |
|          | UCB1SIMO       | 78  | A8      | N/A  | I/O     | Slave in, master out – eUSCI_B1 SPI mode                                                       |  |
|          | UCB1SOMI       | 79  | A7      | N/A  | I/O     | Slave out, master in – eUSCI_B1 SPI mode                                                       |  |
|          | UCB1STE        | 76  | A9      | N/A  | I/O     | Slave transmit enable – eUSCI_B1 SPI mode                                                      |  |
|          | UCB3CLK        | 1   | N/A     | N/A  | I/O     | Clock signal input – eUSCI_B3 SPI slave mode<br>Clock signal output – eUSCI_B3 SPI master mode |  |
|          | UCB3CLK        | 31  | G4      | 18   | I/O     | Clock signal input – eUSCI_B3 SPI slave mode<br>Clock signal output – eUSCI_B3 SPI master mode |  |
|          | UCB3SIMO       | 2   | N/A     | N/A  | I/O     | Slave in, master out – eUSCI_B3 SPI mode                                                       |  |
|          | UCB3SIMO       | 80  | B8      | 49   | I/O     | Slave in, master out – eUSCI_B3 SPI mode                                                       |  |
|          | UCB3SOMI       | 3   | N/A     | N/A  | I/O     | Slave out, master in – eUSCI_B3 SPI mode                                                       |  |
|          | UCB3SOMI       | 81  | B7      | 50   | I/O     | Slave out, master in – eUSCI_B3 SPI mode                                                       |  |
|          | UCB3STE        | 30  | H3      | 17   | I/O     | Slave transmit enable – eUSCI_B3 SPI mode                                                      |  |
|          | UCB3STE        | 100 | N/A     | N/A  | I/O     | Slave transmit enable – eUSCI_B3 SPI mode                                                      |  |
|          | NMI            | 83  | B6      | 52   | I       | External nonmaskable interrupt                                                                 |  |
| System   | RSTn           | 83  | B6      | 52   | I       | External reset (active low)                                                                    |  |
|          | SVMHOUT        | 60  | G9      | 35   | 0       | SVMH output                                                                                    |  |
| Thermal  | QFN Pad        | N/A | N/A     | Pad  | _       | QFN package exposed thermal pad. TI recommends connection to VSS.                              |  |

| FUNCTION | SIGNAL NAME | SI | GNAL NO | .(1) | SIGNAL              | DESCRIPTION                                                   |  |  |  |  |  |
|----------|-------------|----|---------|------|---------------------|---------------------------------------------------------------|--|--|--|--|--|
| TONOTION | OIONAL NAME | PZ | ZXH     | RGC  | TYPE <sup>(2)</sup> | DEGGINI TION                                                  |  |  |  |  |  |
|          | PM_TA1.1    | 29 | G3      | N/A  | I/O                 | Default mapping: TA1 CCR1 capture: CCl1A input, compare: Out1 |  |  |  |  |  |
|          | TA1.0       | 30 | H3      | 17   | I/O                 | TA1 CCR0 capture: CCI0A input, compare: Out0                  |  |  |  |  |  |
|          | TA2.0       | 31 | G4      | 18   | I/O                 | TA2 CCR0 capture: CCI0A input, compare: Out0                  |  |  |  |  |  |
|          | TA2.1       | 70 | D9      | 45   | I/O                 | TA2 CCR1 capture: CCI1A input, compare: Out1                  |  |  |  |  |  |
|          | TA2.2       | 71 | C9      | 46   | I/O                 | TA2 CCR2 capture: CCI2A input, compare: Out2                  |  |  |  |  |  |
|          | TA2.3       | 80 | B8      | 49   | I/O                 | TA2 CCR3 capture: CCl3A input, compare: Out3                  |  |  |  |  |  |
| Timer    | TA2.4       | 81 | B7      | 50   | I/O                 | TA2 CCR4 capture: CCI4A input, compare: Out4                  |  |  |  |  |  |
|          | TA2CLK      | 58 | G7      | 33   | I                   | TA2 input clock                                               |  |  |  |  |  |
|          | TA3.0       | 24 | N/A     | N/A  | I/O                 | TA3 CCR0 capture: CCI0A input, compare: Out0                  |  |  |  |  |  |
|          | TA3.1       | 25 | N/A     | N/A  | I/O                 | TA3 CCR1 capture: CCI1A input, compare: Out1                  |  |  |  |  |  |
|          | TA3.2       | 46 | N/A     | N/A  | I/O                 | TA3 CCR2 capture: CCI2A input, compare: Out2                  |  |  |  |  |  |
|          | TA3.3       | 74 | N/A     | N/A  | I/O                 | TA3 CCR3 capture: CCl3A input, compare: Out3                  |  |  |  |  |  |
|          | TA3.4       | 75 | N/A     | N/A  | I/O                 | TA3 CCR4 capture: CCI4A input, compare: Out4                  |  |  |  |  |  |
|          | TA3CLK      | 47 | N/A     | N/A  | I                   | TA3 input clock                                               |  |  |  |  |  |
|          | UCA0RXD     | 6  | C4      | 3    | I                   | Receive data – eUSCI_A0 UART mode                             |  |  |  |  |  |
| LIADT    | UCA0TXD     | 7  | D4      | 4    | 0                   | Transmit data – eUSCI_A0 UART mode                            |  |  |  |  |  |
| UART     | UCA3RXD     | 98 | N/A     | N/A  | I                   | Receive data – eUSCI_A3 UART mode                             |  |  |  |  |  |
|          | UCA3TXD     | 99 | N/A     | N/A  | 0                   | Transmit data – eUSCI_A3 UART mode                            |  |  |  |  |  |



## 4.4 Pin Multiplexing

Pin multiplexing for these devices is controlled by both register settings and operating modes (for example, if the device is in test mode). For details of the settings for each pin and diagrams of the multiplexed ports, see † 6.12.

## 4.5 Buffer Types

Table 4-3 describes the buffer types that are referenced in Table 4-1.

Table 4-3. Buffer Type

| BUFFER TYPE<br>(STANDARD)            | NOMINAL<br>VOLTAGE | HYSTERESIS       | PU OR PD     | NOMINAL<br>PU OR PD<br>STRENGTH<br>(µA) | OUTPUT<br>DRIVE<br>STRENGTH<br>(mA) | OTHER<br>CHARACTERISTICS                             |
|--------------------------------------|--------------------|------------------|--------------|-----------------------------------------|-------------------------------------|------------------------------------------------------|
| Analog <sup>(1)</sup>                | 3.0 V              | N                | N/A          | N/A                                     | N/A                                 | See analog modules in<br>Specifications for details. |
| HVCMOS                               | 13.0 V             | Υ                | N/A          | N/A                                     | See Typical Characteristics.        |                                                      |
| LVCMOS                               | 3.0 V              | Y <sup>(2)</sup> | Programmable | See General-<br>Purpose I/Os.           | See Typical<br>Characteristics.     |                                                      |
| Power (DVCC) <sup>(3)</sup>          | 3.0 V              | N                | N/A          | N/A                                     | N/A                                 | SVSMH enables hysteresis on DVCC.                    |
| Power (AVCC) <sup>(3)</sup>          | 3.0 V              | N                | N/A          | N/A                                     | N/A                                 |                                                      |
| Power (DVSS and AVSS) <sup>(3)</sup> | 0 V                | N                | N/A          | N/A                                     | N/A                                 |                                                      |

<sup>(1)</sup> This is a switch, not a buffer.

#### 4.6 Connection for Unused Pins

Table 4-4 lists the correct termination of all unused pins.

Table 4-4. Connection for Unused Pins<sup>(1)</sup>

| PIN          | POTENTIAL                           | COMMENT                                                                                                                                                                                                                          |
|--------------|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AVCC         | DV <sub>CC</sub>                    |                                                                                                                                                                                                                                  |
| AVSS         | DV <sub>SS</sub>                    |                                                                                                                                                                                                                                  |
| VSW          | Open                                | Leave VSW pin unconnected if DC-DC regulator operation is not required.                                                                                                                                                          |
| Px.0 to Px.7 | Open                                | Set to port function in output direction, and leave unconnected.                                                                                                                                                                 |
| RSTn/NMI     | DV <sub>CC</sub> or V <sub>CC</sub> | 47-kΩ pullup with 1.1-nF pulldown.                                                                                                                                                                                               |
| PJ.4/TDI     | Open                                | The JTAG TDI pin is shared with general-purpose I/O function (PJ.4). If not being used, this pin should be set to port function in the output direction. When used as JTAG TDI pin, it should remain open.                       |
| PJ.5/TDO/SWO | DV <sub>CC</sub> or V <sub>CC</sub> | The JTAG TDO/SWO pin is shared with general-purpose I/O function (PJ.5). If not being used, this pin should be set to port function in the output direction. When used as JTAG TDO/SWO pin, it should be pulled down externally. |
| SWDIOTMS     | DV <sub>CC</sub> or V <sub>CC</sub> | This pin should be pulled up externally.                                                                                                                                                                                         |
| SWCLKTCK     | DV <sub>SS</sub> or V <sub>SS</sub> | This pin should be pulled down externally.                                                                                                                                                                                       |

<sup>(1)</sup> For any unused pin with a secondary function that is shared with general-purpose I/O, follow the guidelines for the Px.0 to Px.7 pins.

<sup>(2)</sup> Only for input pins

<sup>(3)</sup> This is supply input, not a buffer.

## **Specifications**

#### Absolute Maximum Ratings<sup>(1)</sup> 5.1

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                                                          | MIN  | MAX                           | UNIT |
|----------------------------------------------------------|------|-------------------------------|------|
| Voltage applied at DVCC and AVCC pins to V <sub>SS</sub> | -0.3 | 4.17                          | V    |
| Voltage difference between DVCC and AVCC pins (2)        |      | ±0.3                          | V    |
| Voltage applied to any pin <sup>(3)</sup>                | -0.3 | $V_{CC}$ + 0.3 V (4.17 V MAX) | V    |
| Diode current at any device pin                          |      | ±2                            | mA   |
| Storage temperature, T <sub>stg</sub> <sup>(4)</sup>     | -40  | 125                           | °C   |
| Maximum junction temperature, T <sub>J</sub>             |      | 95                            | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 5.2 **ESD Ratings**

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
| \/                 | Electrostatio discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) (2)                     | ±1000 | \/   |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(3)</sup> | ±250  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Pins listed as ±1000 V may actually have higher performance.

#### 5.3 **Recommended Operating Conditions**

Typical data are based on  $V_{CC} = 3.0 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$  (unless otherwise noted)

|                     |                                                                           |                                                               | MIN  | NOM | MAX | UNIT |
|---------------------|---------------------------------------------------------------------------|---------------------------------------------------------------|------|-----|-----|------|
|                     |                                                                           | At power-up (with internal V <sub>CC</sub> supervision)       | 1.71 |     | 3.7 |      |
| V <sub>CC</sub>     | Supply voltage range at all DVCC and AVCC pins $^{(1)}$ $^{(2)}$ $^{(3)}$ | Normal operation with internal $V_{\text{CC}}$ supervision    | 1.71 |     | 3.7 | V    |
|                     |                                                                           | Normal operation without internal V <sub>CC</sub> supervision | 1.62 |     | 3.7 |      |
| V <sub>SS</sub>     | Supply voltage on all DVSS and AVSS p                                     | ins                                                           |      | 0   |     | V    |
| I <sub>INRUSH</sub> | Inrush current into the V <sub>CC</sub> pins <sup>(4)</sup>               |                                                               |      |     | 100 | mA   |
| f <sub>MCLK</sub>   | Frequency of the CPU and AHB clock in                                     | the system <sup>(5)</sup>                                     | 0    |     | 48  | MHz  |
| T <sub>A</sub>      | Operating free-air temperature                                            |                                                               | -40  |     | 85  | °C   |
| TJ                  | Operating junction temperature                                            |                                                               | -40  |     | 85  | °C   |

<sup>(1)</sup> TI recommends powering AV<sub>CC</sub> and DV<sub>CC</sub> from the same source. A maximum difference of ±0.1 V between AV<sub>CC</sub> and DV<sub>CC</sub> can be tolerated during power up and operation. See Section 5.4 for decoupling capacitor recommendations.

Voltage differences between DVCC and AVCC exceeding the specified limits may cause malfunction of the device.

All voltages referenced to V<sub>SS</sub>.

Higher temperature may be applied during board soldering according to the current JEDEC J-STD-020 specification with peak reflow temperatures not higher than classified on the device label on the shipping boxes or reels.

All pins except DVSS3 pass HBM up to ±1000 V. The DVSS3 pin is used for TI internal test purposes. Connect the DVSS3 pin to supply ground on the customer application board.

JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Pins listed as ±250 V may actually have higher performance.

Supply voltage must not change faster than 1 V/ms. Faster changes can cause the VCCDET to trigger a reset even within the recommended supply voltage range.

Modules may have a different supply voltage range specification. See the specification of the respective module in this data sheet.

Does not include I/O currents (driven by application requirements).

Operating frequency may require the flash to be accessed with wait states. See Section 5.8 for further details.



## 5.4 Recommended External Components (1) (2) (3)

|                       |                                     |                                                       | MIN  | TYP | MAX       | UNIT |
|-----------------------|-------------------------------------|-------------------------------------------------------|------|-----|-----------|------|
| C                     | Canaditar on DVCC nin               | For DC-DC operation (4)                               | 3.3  | 4.7 |           |      |
| C <sub>DVCC</sub>     | Capacitor on DVCC pin               | For LDO-only operation                                | 3.3  | 4.7 |           | μF   |
|                       | Conscitor on VCORE nin              | For DC-DC operation, including capacitor tolerance    | 1.54 | 4.7 | 9         | μF   |
| C <sub>VCORE</sub>    | Capacitor on VCORE pin              | For LDO-only operation, including capacitor tolerance | 70   | 100 | 9000      | nF   |
| C <sub>AVCC</sub>     | Capacitor on AVCC pin               |                                                       | 3.3  | 4.7 |           | μF   |
| L <sub>VSW</sub>      | Inductor between VSW and VCC        | ORE pins for DC-DC                                    | 3.3  | 4.7 | 13        | μH   |
| R <sub>LVSW-DCR</sub> | Allowed DCR for L <sub>VSW</sub>    |                                                       | 150  | 350 | $m\Omega$ |      |
| I <sub>SAT-LVSW</sub> | L <sub>VSW</sub> saturation current | 700                                                   |      |     | mA        |      |

- (1) For optimum performance, select the component value to match the typical value given in the table.
- (2) See the section on board guidelines for further details on component selection, placement as well as related PCB design guidelines.
- (3) Tolerance of the capacitance and inductance values should be taken into account when choosing a component, to ensure that the MIN and MAX limits are never exceeded.
- (4)  $C_{DVCC}$  should not be smaller than  $C_{VCORE}$ .

## 5.5 Operating Mode V<sub>cc</sub> Ranges

over operating free-air temperature (unless otherwise noted)

| PARAMETER                                         | OPERATING MODE                                                                                                                                                           | TEST CONDITIONS                                                                                     | MIN  | MAX | UNIT |
|---------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|------|-----|------|
|                                                   | AM_LDO_VCORE0                                                                                                                                                            | LDO active, SVSMH disabled                                                                          | 1.62 | 3.7 |      |
| V <sub>CC_LDO</sub> <sup>(1)</sup> <sup>(2)</sup> | AM_LF_VCORE0 LPM0_LDO_VCORE0 LPM0_LF_VCORE0 LPM3_VCORE0 LPM4_VCORE0 LPM3.5 AM_LDO_VCORE1 AM_LF_VCORE1 LPM0_LDO_VCORE1 LPM0_LF_VCORE1 LPM3_VCORE1 LPM4_VCORE1 LPM4_VCORE1 | LDO active, SVSMH enabled                                                                           | 1.71 | 3.7 | V    |
| V <sub>CC_DCDC_DF0</sub>                          | AM_DCDC_VCORE0<br>LPM0_DCDC_VCORE0<br>AM_DCDC_VCORE1<br>LPM0_DCDC_VCORE1                                                                                                 | DC-DC active, DC-DC operation not forced (DCDC_FORCE = 0), SVSMH enabled or disabled <sup>(3)</sup> | 2.0  | 3.7 | V    |
| V <sub>CC_DCDC_DF1</sub>                          | AM_DCDC_VCORE0<br>LPM0_DCDC_VCORE0<br>AM_DCDC_VCORE1<br>LPM0_DCDC_VCORE1                                                                                                 | DC-DC active, DC-DC operation forced (DCDC_FORCE = 1), SVSMH enabled or disabled                    | 1.8  | 3.7 | V    |
| V (4)                                             | I DM4 5                                                                                                                                                                  | LDO disabled, SVSMH disabled                                                                        | 1.62 | 3.7 | V    |
| V <sub>CC_VCORE_OFF</sub> (4)                     | LPM4.5                                                                                                                                                                   | LDO disabled, SVSMH enabled                                                                         | 1.71 | 3.7 | V    |

<sup>(1)</sup> Flash remains active only in active modes and LPM0 modes.

<sup>2)</sup> Low-frequency active, low-frequency LPM0, LPM3, LPM4, and LPM3.5 modes are based on LDO only.

<sup>(3)</sup> When V<sub>CC</sub> falls below the specified MIN value, the DC-DC operation switches to LDO automatically, as long as the V<sub>CC</sub> drop is slower than the rate that is reliably detected. See Table 5-20 for more details.

<sup>(4)</sup> Core voltage is off in LPM4.5 mode.



## 5.6 Operating Mode CPU Frequency Ranges<sup>(1)</sup>

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

| PARAMETER                   | OPERATING MODE | DESCRIPTION                                                | f <sub>MCLK</sub> |     | UNIT |
|-----------------------------|----------------|------------------------------------------------------------|-------------------|-----|------|
| PARAMETER                   | OPERATING MODE | DESCRIPTION                                                | MIN               | MAX | UNII |
| f <sub>AM_LDO_VCORE0</sub>  | AM_LDO_VCORE0  | Normal performance mode with LDO as the active regulator   | 0                 | 24  | MHz  |
| f <sub>AM_LDO_VCORE1</sub>  | AM_LDO_VCORE1  | High performance mode with LDO as the active regulator     | 0                 | 48  | MHz  |
| f <sub>AM_DCDC_VCORE0</sub> | AM_DCDC_VCORE0 | Normal performance mode with DC-DC as the active regulator | 0                 | 24  | MHz  |
| f <sub>AM_DCDC_VCORE1</sub> | AM_DCDC_VCORE1 | High performance mode with DC-DC as the active regulator   | 0                 | 48  | MHz  |
| f <sub>AM_LF_VCORE0</sub>   | AM_LF_VCORE0   | Low-frequency mode with LDO as the active regulator        | 0                 | 128 | kHz  |
| f <sub>AM_LF_VCORE1</sub>   | AM_LF_VCORE1   | Low-frequency mode with LDO as the active regulator        | 0                 | 128 | kHz  |

<sup>(1)</sup> DMA can be operated at the same frequency as CPU.

## 5.7 Operating Mode Peripheral Frequency Ranges

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

| PARAMETER                          | OPERATING MODE   | DESCRIPTION                                              | MIN | MAX    | UNIT   |
|------------------------------------|------------------|----------------------------------------------------------|-----|--------|--------|
|                                    | AM_LDO_VCORE0    |                                                          |     |        |        |
| £                                  | AM_DCDC_VCORE0   | Peripheral frequency range in LDO or DC-DC               | 0   | 12     | MHz    |
| †AM_LPM0_VCORE0                    | LPM0_LDO_VCORE0  | based active or LPM0 modes for VCORE0                    | U   | 12     | IVI□Z  |
|                                    | LPM0_DCDC_VCORE0 |                                                          |     |        |        |
|                                    | AM_LDO_VCORE1    |                                                          |     |        |        |
| £                                  | AM_DCDC_VCORE1   | Peripheral frequency range in LDO or DC-DC               | 0   | 0.4    | N41.1- |
| AM_LPM0_VCORE1                     | LPM0_LDO_VCORE1  | based active or LPM0 modes for VCORE1                    | 0   | 24     | MHz    |
|                                    | LPM0_DCDC_VCORE1 |                                                          |     |        |        |
|                                    | AM_LF_VCORE0     |                                                          |     |        |        |
| ,                                  | AM_LF_VCORE1     | Peripheral frequency range in low-frequency              |     | 400    | 1.11-  |
| f <sub>AM_LPM0_LF</sub>            | LPM0_LF_VCORE0   | active or low frequency LPM0 modes for VCORE0 and VCORE1 | 0   | 128    | kHz    |
|                                    | LPM0_LF_VCORE1   |                                                          |     |        |        |
| £ (1)                              | LPM3_VCORE0      | Peripheral frequency in LPM3 mode for VCORE0             | 0   | 20.700 | 1.11=  |
| f <sub>LPM3</sub> <sup>(1)</sup>   | LPM3_VCORE1      | and VCORE1                                               | 0   | 32.768 | kHz    |
| f <sub>LPM3.5</sub> <sup>(1)</sup> | LPM3.5           | Peripheral frequency in LPM3.5 mode                      | 0   | 32.768 | kHz    |

<sup>(1)</sup> Only RTC and WDT can be active.



### Operating Mode Execution Frequency vs Flash Wait-State Requirements

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                                | NUMBER OF            | FLACUIDEAD                      | MAXIMUM SUPPORTED                | MCLK FREQUENCY <sup>(1)</sup> (2) |      |
|--------------------------------|----------------------|---------------------------------|----------------------------------|-----------------------------------|------|
| PARAMETER                      | FLASH WAIT<br>STATES | FLASH READ<br>MODE              | AM_LDO_VCORE0,<br>AM_DCDC_VCORE0 | AM_LDO_VCORE1,<br>AM_DCDC_VCORE1  | UNIT |
| f <sub>MAX_NRM_FLWAIT0</sub>   | 0                    | Normal read mode                | 16                               | 24                                | MHz  |
| f <sub>MAX_NRM_FLWAIT1</sub>   | 1                    | Normal read mode                | 24                               | 48                                | MHz  |
| f <sub>MAX_ORM_FLWAIT0</sub>   | 0                    | Other read modes (3)            | 8                                | 12                                | MHz  |
| f <sub>MAX_ORM_FLWAIT1</sub>   | 1                    | Other read modes (3)            | 16                               | 24                                | MHz  |
| f <sub>MAX_ORM_FLWAIT2</sub>   | 2                    | Other read modes <sup>(3)</sup> | 24                               | 36                                | MHz  |
| f <sub>MAX_ORM_FLWAIT3</sub> 3 |                      | Other read modes <sup>(3)</sup> | 24                               | 48                                | MHz  |

<sup>(1)</sup> Violation of the maximum frequency limitation for a given wait-state configuration results in nondeterministic data or instruction fetches from the flash memory.

#### 5.9 **Current Consumption During Device Reset**

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (1) (2) (3)

|        | PARAMETER                   | V <sub>cc</sub> | MIN | TYP | MAX | UNIT |
|--------|-----------------------------|-----------------|-----|-----|-----|------|
|        | Current during device reset | 2.2 V           |     | 510 |     |      |
| IRESET | Current during device reset | 3.0 V           |     | 600 | 850 | μA   |

Device held in reset through RSTn/NMI pin.

### 5.10 Current Consumption in LDO-Based Active Modes – Dhrystone 2.1 Program

over recommended operating free-air temperature (unless otherwise noted) (1) (2) (3) (4) (5)

| PARAMETER                                      | EXECUTION MEMORY | V <sub>cc</sub> | MCLK = | 1 MHz | MCLK = | 8 MHz | MCLI<br>16 M |      | MCLI<br>24 M | -    | MCLF<br>32 M |      | MCLI<br>40 M |      | MCLI<br>48 M |      | UNIT |
|------------------------------------------------|------------------|-----------------|--------|-------|--------|-------|--------------|------|--------------|------|--------------|------|--------------|------|--------------|------|------|
|                                                | MEMORY           |                 | TYP    | MAX   | TYP    | MAX   | TYP          | MAX  | TYP          | MAX  | TYP          | MAX  | TYP          | MAX  | TYP          | MAX  |      |
| I <sub>AM_LDO_VCORE0,Flash</sub> (6) (7) (8)   | Flash            | 3.0 V           | 490    | 625   | 1500   | 1700  | 2650         | 2950 | 3580         | 3900 |              |      |              |      |              |      | μΑ   |
| I <sub>AM_LDO_VCORE1,Flash</sub> (6) (7) (8)   | Flash            | 3.0 V           | 510    | 685   | 1650   | 1900  | 2970         | 3300 | 4260         | 4700 | 5300         | 5800 | 6500         | 7100 | 7700         | 8400 | μA   |
| I <sub>AM_LDO_VCORE0,SRAM</sub> <sup>(9)</sup> | SRAM             | 3.0 V           | 435    | 565   | 1070   | 1240  | 1800         | 2010 | 2530         | 2800 |              |      |              |      |              |      | μΑ   |
| I <sub>AM_LDO_VCORE1,SRAM</sub> <sup>(9)</sup> | SRAM             | 3.0 V           | 450    | 620   | 1160   | 1370  | 1980         | 2250 | 2800         | 3120 | 3650         | 4020 | 4470         | 4900 | 5280         | 5760 | μA   |

<sup>(1)</sup> MCLK sourced by DCO.

In low-frequency active modes, the flash can always be accessed with zero wait states, because the maximum MCLK frequency is limited to 128 kHz.

Other read modes refers to Read Margin 0, Read Margin 1, Program Verify, and Erase Verify.

Current measured into  $V_{CC}$ . All other input pins tied to 0 V or  $V_{CC}$ . Outputs do not source or sync any current.

Current measured into V<sub>CC</sub>.

All other input pins tied to 0 V or V<sub>CC</sub>. Outputs do not source or sync any current.

All SRAM banks kept active.

All peripherals are inactive.

Device executing the Dhrystone 2.1 program. Code execution from flash. Stack and data in SRAM.

Flash configured to minimum wait states required to support operation at given frequency and core voltage level.

Flash instruction and data buffers are enabled (BUFI = BUFD = 1).

Device executing the Dhrystone 2.1 program. Code execution from SRAM. Stack and data in SRAM.

www.ti.com.cn

### 5.11 Current Consumption in DC-DC-Based Active Modes – Dhrystone 2.1 Program

over recommended operating free-air temperature (unless otherwise noted) (1) (2) (3) (4) (5)

| PARAMETER                                       | EXECUTION<br>MEMORY | V <sub>cc</sub> | MCLK = | 1 MHz | MCLK = | 8 MHz | MCLI<br>16 M |      | MCLI<br>24 M |      | MCLF<br>32 M |      | MCLI<br>40 M |      | MCLF<br>48 Mi |      | UNIT |
|-------------------------------------------------|---------------------|-----------------|--------|-------|--------|-------|--------------|------|--------------|------|--------------|------|--------------|------|---------------|------|------|
|                                                 | WEWORT              |                 | TYP    | MAX   | TYP    | MAX   | TYP          | MAX  | TYP          | MAX  | TYP          | MAX  | TYP          | MAX  | TYP           | MAX  |      |
| I <sub>AM_DCDC_VCORE0,Flash</sub> (6) (7) (8)   | Flash               | 3.0 V           | 400    | 475   | 925    | 1050  | 1530         | 1720 | 2060         | 2300 |              |      |              |      |               |      | μΑ   |
| I <sub>AM_DCDC_VCORE1,Flash</sub> (6) (7) (8)   | Flash               | 3.0 V           | 430    | 550   | 1100   | 1280  | 1880         | 2140 | 2650         | 3000 | 3290         | 3700 | 4020         | 4500 | 4720          | 5300 | μΑ   |
| I <sub>AM_DCDC_VCORE0,SRAM</sub> <sup>(9)</sup> | SRAM                | 3.0 V           | 370    | 450   | 680    | 780   | 1040         | 1180 | 1410         | 1600 |              |      |              |      |               |      | μΑ   |
| I <sub>AM_DCDC_VCORE1,SRAM</sub> (9)            | SRAM                | 3.0 V           | 390    | 510   | 790    | 940   | 1250         | 1440 | 1720         | 1960 | 2200         | 2480 | 2670         | 3000 | 3050          | 3420 | μΑ   |

- MCLK sourced by DCO.
- Current measured into  $V_{CC}$ . All other input pins tied to 0 V or  $V_{CC}$ . Outputs do not source or sync any current.
- All SRAM banks are active.
- All peripherals are inactive.
- Device executing the Dhrystone 2.1 program. Code execution from flash. Stack and data in SRAM.
- Flash configured to minimum wait states required to support operation at given frequency and core voltage level.
- Flash instruction and data buffers are enabled (BUFI = BUFD = 1).
- Device executing the Dhrystone 2.1 program. Code execution from SRAM. Stack and data in SRAM.

## 5.12 Current Consumption in Low-Frequency Active Modes – Dhrystone 2.1 Program

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (1) (2) (3) (4) (5)

| DADAMETED                                                | EXECUTION | V               | -40 | °C  | 25° | C   | 60° | C   | 85° | С   | LINUT |
|----------------------------------------------------------|-----------|-----------------|-----|-----|-----|-----|-----|-----|-----|-----|-------|
| PARAMETER                                                | MEMORY    | V <sub>CC</sub> | TYP | MAX | TYP | MAX | TYP | MAX | TYP | MAX | UNIT  |
| (6) (7) (8)                                              | Flash     | 2.2 V           | 75  |     | 80  |     | 95  |     | 115 |     | ٠٨    |
| I <sub>AM_LF_VCORE0</sub> , Flash <sup>(6)</sup> (7) (8) | FlaSII    | 3.0 V           | 78  |     | 83  | 100 | 98  |     | 118 | 200 | μΑ    |
| (6) (7) (8)                                              | Flash     | 2.2 V           | 78  |     | 85  |     | 105 |     | 125 |     | ^     |
| I <sub>AM_LF_VCORE1</sub> , Flash (6) (7) (8)            | Flasii    | 3.0 V           | 81  |     | 88  | 110 | 108 |     | 128 | 245 | μΑ    |
| (9)                                                      | SRAM      | 2.2 V           | 68  |     | 73  |     | 90  |     | 105 |     | ^     |
| I <sub>AM_LF_VCORE0</sub> , SRAM <sup>(9)</sup>          | SKAIVI    | 3.0 V           | 71  |     | 76  | 92  | 93  |     | 108 | 190 | μΑ    |
| (9)                                                      | SRAM      | 2.2 V           | 70  |     | 77  |     | 98  |     | 117 |     | ^     |
| AM_LF_VCORE1, SRAM <sup>(9)</sup>                        | SKAW      | 3.0 V           | 73  |     | 90  | 102 | 101 |     | 120 | 235 | μΑ    |

- Current measured into V<sub>CC</sub>.
- All other input pins tied to 0 V or  $V_{CC}$ . Outputs do not source or sync any current. MCLK, HSMCLK, and SMCLK sourced by REFO at 128 kHz
- All peripherals are inactive.
- SRAM banks 0 and 1 enabled for execution from flash, and SRAM banks 0 to 3 enabled for execution from SRAM.
- Flash configured to 0 wait states.
- Device executing the Dhrystone 2.1 program. Code execution from flash. Stack and data in SRAM.
- Flash instruction and data buffers are enabled (BUFI = BUFD = 1).
- Device executing the Dhrystone 2.1 program. Code execution from SRAM. Stack and data in SRAM.



## 5.13 Typical Characteristics of Active Mode Currents for CoreMark Program



## 5.14 Typical Characteristics of Active Mode Currents for Prime Number Program





## 5.15 Typical Characteristics of Active Mode Currents for Fibonacci Program















Figure 5-15. Frequency vs Current Consumption

Figure 5-16. Frequency vs Current Consumption



# 5.17 Typical Characteristics of Low-Frequency Active Mode Currents for CoreMark Program





## 5.18 Current Consumption in LDO-Based LPM0 Modes

over recommended operating free-air temperature (unless otherwise noted) (1) (2) (3) (4) (5) (6)

| PARAMETER                    | V <sub>cc</sub> | MCL<br>1 M | .K =<br>lHz | MCL<br>8 M |     | MCL<br>16 N |     | MCL<br>24 N |     | MCL<br>32 N |      | MCL<br>40 N |      | MCL<br>48 N |      | UNIT |
|------------------------------|-----------------|------------|-------------|------------|-----|-------------|-----|-------------|-----|-------------|------|-------------|------|-------------|------|------|
|                              |                 | TYP        | MAX         | TYP        | MAX | TYP         | MAX | TYP         | MAX | TYP         | MAX  | TYP         | MAX  | TYP         | MAX  |      |
| I <sub>LPM0_LDO_VCORE0</sub> | 2.2 V           | 355        | 485         | 465        | 605 | 590         | 735 | 710         | 860 |             |      |             |      |             |      |      |
|                              | 3.0 V           | 355        | 485         | 465        | 605 | 590         | 735 | 710         | 860 |             |      |             |      |             |      | μA   |
| I <sub>LPM0_LDO_VCORE1</sub> | 2.2 V           | 365        | 530         | 495        | 665 | 640         | 820 | 775         | 970 | 965         | 1160 | 1130        | 1330 | 1235        | 1450 |      |
|                              | 3.0 V           | 365        | 530         | 495        | 665 | 640         | 820 | 775         | 970 | 965         | 1160 | 1130        | 1330 | 1230        | 1450 | μA   |

- MCLK sourced by DCO.
- Current measured into V<sub>CC</sub>.
- All other input pins tied to 0 V or V<sub>CC</sub>. Outputs do not source or sync any current.
- CPU is off. Flash and SRAM not accessed.
- All SRAM banks are active.
- All peripherals are inactive.

### 5.19 Current Consumption in DC-DC-Based LPM0 Modes

over recommended operating free-air temperature (unless otherwise noted) (1) (2) (3) (4) (5) (6)

| PARAMETER                     | V <sub>cc</sub> | MCL<br>1 M |     | MCL<br>8 M |     | MCL<br>16 N |     | MCL<br>24 N |     | MCL<br>32 N |     | MCL<br>40 N |      | MCL<br>48 N |      | UNIT |
|-------------------------------|-----------------|------------|-----|------------|-----|-------------|-----|-------------|-----|-------------|-----|-------------|------|-------------|------|------|
|                               |                 | TYP        | MAX | TYP        | MAX | TYP         | MAX | TYP         | MAX | TYP         | MAX | TYP         | MAX  | TYP         | MAX  |      |
| I <sub>LPM0_DCDC_VCORE0</sub> | 2.2 V           | 330        | 425 | 400        | 510 | 485         | 600 | 570         | 690 |             |     |             |      |             |      |      |
|                               | 3.0 V           | 325        | 400 | 380        | 460 | 440         | 530 | 510         | 610 |             |     |             |      |             |      | μA   |
| I <sub>LPM0_DCDC_VCORE1</sub> | 2.2 V           | 350        | 485 | 445        | 590 | 555         | 710 | 660         | 820 | 810         | 970 | 935         | 1110 | 1020        | 1200 |      |
|                               | 3.0 V           | 345        | 450 | 420        | 530 | 500         | 620 | 585         | 720 | 700         | 830 | 800         | 940  | 870         | 1020 | μA   |

- MCLK sourced by DCO.
- Current measured into  $V_{CC}$ . All other input pins tied to 0 V or  $V_{CC}$ . Outputs do not source or sync any current.
- CPU is off. Flash and SRAM not accessed.
- All SRAM banks are active.
- All peripherals are inactive.

### 5.20 Current Consumption in Low-Frequency LPM0 Modes

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (1) (2) (3) (4) (5) (6)

| PARAMETER       | V               | –40° | С   | 25°C |     | 60°0 | 3   | 85°C |     | UNIT  |
|-----------------|-----------------|------|-----|------|-----|------|-----|------|-----|-------|
| PARAMETER       | V <sub>CC</sub> | TYP  | MAX | TYP  | MAX | TYP  | MAX | TYP  | MAX | CIVIT |
|                 | 2.2 V           | 58   |     | 63   |     | 78   |     | 94   |     | 4     |
| ILPM0_LF_VCORE0 | 3.0 V           | 61   |     | 66   | 82  | 81   |     | 97   | 180 | μА    |
| 1               | 2.2 V           | 60   |     | 66   |     | 84   |     | 104  |     | ^     |
| ILPM0_LF_VCORE1 | 3.0 V           | 63   |     | 69   | 90  | 87   |     | 107  | 220 | μΑ    |

- (1) Current measured into V<sub>CC</sub>.
- All other input pins tied to 0 V or V<sub>CC</sub>. Outputs do not source or sync any current.
- MCLK, HSMCLK, and SMCLK sourced by REFO at 128 kHz.
- (4) All peripherals are inactive.
- Bank 0 of SRAM kept active. Rest of the banks are powered down.
- CPU is off. Flash and SRAM not accessed.



### 5.21 Current Consumption in LPM3, LPM4 Modes

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (1) (2) (3) (4) (5) (6)

| DADAMETER                                | V               | -40°C |     | 25°C |     | 60°C | ;   | 85°C | ;   | LINUT |
|------------------------------------------|-----------------|-------|-----|------|-----|------|-----|------|-----|-------|
| PARAMETER                                | V <sub>CC</sub> | TYP N | XAN | TYP  | MAX | TYP  | MAX | TYP  | MAX | UNIT  |
| (7) (8)                                  | 2.2 V           | 0.52  |     | 0.64 |     | 1.11 |     | 2.43 |     | ^     |
| I <sub>LPM3_VCORE0_RTCLF</sub> (7) (8)   | 3.0 V           | 0.54  |     | 0.66 |     | 1.13 |     | 2.46 |     | μΑ    |
| (9) (8)                                  | 2.2 V           | 0.85  |     | 1.07 |     | 1.55 |     | 2.89 |     | ^     |
| I <sub>LPM3_VCORE0_RTCREFO</sub> (9) (8) | 3.0 V           | 0.95  |     | 1.16 |     | 1.64 |     | 2.98 | μΑ  |       |
| I (7) (8)                                | 2.2 V           | 0.72  |     | 0.93 |     | 1.47 |     | 2.95 |     | ^     |
| I <sub>LPM3_VCORE1_RTCLF</sub> (7) (8)   | 3.0 V           | 0.75  |     | 0.95 |     | 1.5  |     |      | μА  |       |
| (9) (8)                                  | 2.2 V           | 1.04  |     | 1.3  |     | 1.87 |     | 3.34 |     | Δ.    |
| I <sub>LPM3_VCORE1_RTCREFO</sub> (9) (8) | 3.0 V           | 1.14  |     | 1.4  |     | 1.96 |     | 3.44 |     | μΑ    |
| (10)                                     | 2.2 V           | 0.37  |     | 0.48 |     | 0.92 |     | 2.19 |     | ^     |
| I <sub>LPM4_VCORE0</sub> (10)            | 3.0 V           | 0.4   |     | 0.5  |     | 0.94 |     | 2.2  |     | μА    |
| (10)                                     | 2.2 V           | 0.54  |     | 0.7  |     | 1.2  |     | 2.58 |     | ^     |
| I <sub>LPM4_VCORE1</sub> (10)            | 3.0 V           | 0.56  |     | 0.72 |     | 1.23 |     | 2.6  |     | μΑ    |

- Current measured into  $V_{CC}$ . All other input pins tied to 0 V or  $V_{CC}$ . Outputs do not source or sync any current.
- CPU is off, and flash is powered down.
- Bank 0 of SRAM is retained, all other banks are powered down.
- See Table 5-48 for details on additional current consumed for each extra Bank that is enabled for retention.
- SVSMH is disabled.
- RTC is sourced by LFXT. Effective load capacitance of LF crystal is 3.7 pF.
- WDT module is disabled.
- (9) RTC is sourced by REFO.
- (10) RTC and WDT modules are disabled.

## 5.22 Current Consumption in LPM3.5, LPM4.5 Modes

| J                                                 | 11 7            | -40° | r.  | 25°C | •   | 60°C | 60°C |      | 85°C |      |
|---------------------------------------------------|-----------------|------|-----|------|-----|------|------|------|------|------|
| PARAMETER                                         | V <sub>CC</sub> | TYP  | MAX | TYP  | MAX | TYP  | MAX  | TYP  | MAX  | UNIT |
| I <sub>LPM3.5_RTCLF</sub> (3) (4) (5) (6) (7)     | 2.2 V           | 0.48 |     | 0.6  |     | 1.07 |      | 2.36 |      | ^    |
| LPM3.5_RTCLF                                      | 3.0 V           | 0.5  |     | 0.63 |     | 1.1  |      | 2.38 |      | μΑ   |
| (3) (4) (8) (6) (7)                               | 2.2 V           | 0.82 |     | 1.03 |     | 1.52 |      | 2.81 |      | ^    |
| I <sub>LPM3.5_RTCREFO</sub> (3) (4) (8) (6) (7)   | 3.0 V           | 0.92 |     | 1.12 |     | 1.61 |      | 2.9  |      | μΑ   |
| I <sub>LPM4.5</sub> <sup>(9)</sup> <sup>(7)</sup> | 2.2 V           | 10   |     | 20   |     | 45   |      | 125  |      | nA   |
|                                                   | 3.0 V           | 15   |     | 25   |     | 50   |      | 150  |      | ΠA   |

- Current measured into  $V_{CC}$ . All other input pins tied to 0 V or  $V_{CC}$ . Outputs do not source or sync any current.
- CPU and flash are powered down.
- Bank 0 of SRAM retained, all other banks powered down.
- RTC sourced by LFXT. Effective load capacitance of LF crystal is 3.7 pF. (5)
- WDT module is disabled.
- SVSMH is disabled. (7)
- RTC sourced by REFO.
- No core voltage. CPU, flash, and all banks of SRAM are powered down.



### 5.23 Current Consumption of Digital Peripherals

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)<sup>(1)</sup>

| PARAMETER            | TEST CONDITIONS                                     | TYP | MAX | UNIT   |
|----------------------|-----------------------------------------------------|-----|-----|--------|
| I <sub>TIMER_A</sub> | Timer_A configured as PWM timer with 50% duty cycle | 5   |     | μΑ/MHz |
| I <sub>TIMER32</sub> | Timer32 enabled                                     | 3.5 |     | μΑ/MHz |
| I <sub>UART</sub>    | eUSCI_A configured in UART mode                     | 6.5 |     | μΑ/MHz |
| I <sub>SPI</sub>     | eUSCI_A configured in SPI master mode               | 5   |     | μΑ/MHz |
| I <sub>I2C</sub>     | eUSCI_B configured in I <sup>2</sup> C master mode  | 5   |     | μΑ/MHz |
| I <sub>WDT_A</sub>   | WDT_A configured in interval timer mode             | 6   |     | μΑ/MHz |
| I <sub>RTC_C</sub>   | RTC_C enabled and sourced from 32-kHz LFXT          | 100 |     | nA     |
| I <sub>AES256</sub>  | AES256 active                                       | 19  |     | μΑ/MHz |
| I <sub>CRC32</sub>   | CRC32 active                                        | 2   |     | μΑ/MHz |

<sup>(1)</sup> Measured with VCORE = 1.2 V

### 5.24 Thermal Resistance Characteristics

|                          | THERMAL METRICS <sup>(1)</sup>                        | PACKAGE         | VALUE <sup>(2)</sup> | UNIT |
|--------------------------|-------------------------------------------------------|-----------------|----------------------|------|
| $R\theta_{JA}$           | Junction-to-ambient thermal resistance, still air (3) |                 | 50.9                 | °C/W |
| $R\theta_{JC(TOP)}$      | Junction-to-case (top) thermal resistance (4)         |                 | 9.7                  | °C/W |
| $R\theta_{JB}$           | Junction-to-board thermal resistance <sup>(5)</sup>   | LQFP-100 (PZ)   | 27.2                 | °C/W |
| $\Psi_{JB}$              | Junction-to-board thermal characterization parameter  | LQFF-100 (FZ)   | 26.9                 | °C/W |
| $\Psi_{JT}$              | Junction-to-top thermal characterization parameter    |                 | 0.2                  | °C/W |
| $R\theta_{JC(BOTTOM)}$   | Junction-to-case (bottom) thermal resistance (6)      |                 | N/A                  | °C/W |
| $R\theta_{JA}$           | Junction-to-ambient thermal resistance, still air (3) |                 | 58.1                 | °C/W |
| $R\theta_{JC(TOP)}$      | Junction-to-case (top) thermal resistance (4)         |                 | 26.1                 | °C/W |
| $R\theta_{JB}$           | Junction-to-board thermal resistance <sup>(5)</sup>   | NEDCA 90 (ZVII) | 22.6                 | °C/W |
| $\Psi_{JB}$              | Junction-to-board thermal characterization parameter  | NFBGA-80 (ZXH)  | 22.0                 | °C/W |
| $\Psi_{JT}$              | Junction-to-top thermal characterization parameter    |                 | 0.5                  | °C/W |
| $R\theta_{JC(BOTTOM)}$   | Junction-to-case (bottom) thermal resistance (6)      |                 | N/A                  | °C/W |
| $R\theta_{JA}$           | Junction-to-ambient thermal resistance, still air (3) |                 | 29.4                 | °C/W |
| $R\theta_{JC(TOP)}$      | Junction-to-case (top) thermal resistance (4)         |                 | 14.8                 | °C/W |
| $R\theta_{JB}$           | Junction-to-board thermal resistance <sup>(5)</sup>   | VOEN 64 (DCC)   | 8.3                  | °C/W |
| $\Psi_{JB}$              | Junction-to-board thermal characterization parameter  | VQFN-64 (RGC)   | 8.2                  | °C/W |
| $\Psi_{JT}$              | Junction-to-top thermal characterization parameter    |                 | 0.2                  | °C/W |
| Rθ <sub>JC(BOTTOM)</sub> | Junction-to-case (bottom) thermal resistance (6)      |                 | 1.0                  | °C/W |

- (1) For more information about traditional and new thermal metrics, see Semiconductor and IC Package Thermal Metrics.
- (2) N/A = not applicable
- (3) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, High-K board, as specified in JESD51-7, in an environment described in JESD51-2a.
- (4) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDEC-standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.
- (5) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.
- (6) The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.



## 5.25 Timing and Switching Characteristics

### 5.25.1 Reset Timing

Table 5-1 lists the latencies to recover from different types of resets.

### **Table 5-1. Reset Recovery Latencies**

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (1)

|                              | PARAMETER                                                                                     | MIN | TYP | MAX | UNIT           |
|------------------------------|-----------------------------------------------------------------------------------------------|-----|-----|-----|----------------|
| t <sub>SOFT</sub>            | Latency from release of soft reset to first CPU instruction fetch                             |     | 5   |     | MCLK<br>cycles |
| t <sub>HARD</sub>            | Latency from release of hard reset to release of soft reset                                   |     | 25  |     | MCLK<br>cycles |
| t <sub>POR</sub>             | Latency from release of device POR to release of hard reset                                   |     | 15  | 25  | μs             |
| t <sub>COLDPWR,100 nF</sub>  | Latency from a cold power-up condition to release of device POR, $C_{VCORE} = 100 \text{ nF}$ |     | 300 | 400 | μs             |
| t <sub>COLDPWR,4.7 μ</sub> F | Latency from a cold power-up condition to release of device POR, $C_{VCORE}$ = 4.7 $\mu F$    |     | 400 | 500 | μs             |

<sup>(1)</sup> See 节 6.8.1 for details on the various classes of resets on the device

Table 5-2 lists the latencies to recover from an external reset applied on RSTn pin.

## Table 5-2. External Reset Recovery Latencies (1)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

| PARAMETER                          | TEST CONDITIONS                                                                                                    | MIN MAX | UNIT |
|------------------------------------|--------------------------------------------------------------------------------------------------------------------|---------|------|
| t <sub>AM_RSTn</sub>               | External reset applied when device is in LDO or DC-DC based active modes, MCLK = 1 to 48 MHz                       | 5       | ms   |
| t <sub>AMLF_RSTn, 128 kHz</sub>    | External reset applied when device is in low-frequency active modes, MCLK = 128 kHz                                | 5.5     | ms   |
| t <sub>AMLF_RSTn, 32 kHz</sub>     | External reset applied when device is in low-frequency active modes, MCLK = 32.768 kHz                             | 6.5     | ms   |
| t <sub>LPM0_RSTn</sub>             | External reset applied when device is in LDO or DC-DC based LPM0 modes, MCLK = 1 to 48 MHz                         | 5       | ms   |
| t <sub>LPM0LF_RSTn</sub> , 128 kHz | External reset applied when device is in low-frequency LPM0 modes, MCLK = 128 kHz                                  | 5.5     | ms   |
| t <sub>LPM0LF_RSTn</sub> , 32 kHz  | External reset applied when device is in low-frequency LPM0 modes, MCLK = 32.768 kHz                               | 6.5     | ms   |
| t <sub>LPM3_LPM4_RSTn</sub>        | External reset applied when device is in LPM3 or LPM4 modes, MCLK = 24 or 48 MHz while entering LPM3 or LPM4 modes | 5       | ms   |
| t <sub>LPMx.5_RSTn</sub>           | External reset applied when device is in LPM3.5 or LPM4.5 modes                                                    | 5       | ms   |

<sup>(1)</sup> External reset is applied on RSTn pin, and the latency is measured from release of external reset to start of user application code.

### 5.25.2 Peripheral Register Access Timing

Table 5-3 lists the latency involved when CPU performs read or write access to peripheral registers.

#### Table 5-3. Peripheral Register Access Latency

|                         |                   |              |            | <u> </u>  |              |               | ,            |     | ,                |                  |                |
|-------------------------|-------------------|--------------|------------|-----------|--------------|---------------|--------------|-----|------------------|------------------|----------------|
|                         | PARAMETER         |              |            |           |              |               |              |     | MIN              | MAX              | UNIT           |
| t <sub>reg_access</sub> | Number of CPU clo | ock cycles i | equired fo | r read or | r write acce | ess to periph | eral registe | ers | 2 <sup>(1)</sup> | 5 <sup>(2)</sup> | MCLK<br>cycles |

<sup>1)</sup> The bridge that connects CPU to peripherals runs at half of the speed of the CPU.

The maximum value depends on the previous opcode executing in the CPU pipeline and the status of the bus (idle or busy performing data access).

www.ti.com.cn

## 5.25.3 Mode Transition Timing

Table 5-4 lists the latencies required to change between different active modes.

### **Table 5-4. Active Mode Transition Latencies**

| PARAMETER                    | ORIGINAL OPERATING MODE | FINAL OPERATING MODE | TEST CONDITIONS                                                                  | TYP | MAX | UNIT |
|------------------------------|-------------------------|----------------------|----------------------------------------------------------------------------------|-----|-----|------|
| t <sub>OFF_AMLDO0</sub>      | Power Off               | AM_LDO_VCORE0        | From V <sub>CC</sub> reaching 1.71 V to start of user application code           |     | 6   | ms   |
| t <sub>AMLDO0_</sub> AMLDO1  | AM_LDO_VCORE0           | AM_LDO_VCORE1        | Transition from AM_LDO_VCORE0 to AM_LDO_VCORE1 MCLK frequency = 24 MHz           | 300 | 350 | μs   |
| t <sub>AMLDO1_</sub> AMLDO0  | AM_LDO_VCORE1           | AM_LDO_VCORE0        | Transition from AM_LDO_VCORE1 to AM_LDO_VCORE0 MCLK frequency = 24 MHz           | 4   | 5   | μs   |
| t <sub>AMLDO0_</sub> AMDCDC0 | AM_LDO_VCORE0           | AM_DCDC_VCORE0       | Transition from AM_LDO_VCORE0 to AM_DCDC_VCORE0 MCLK frequency = 24 MHz          | 20  | 30  | μs   |
| t <sub>AMDCDC0_AMLDO0</sub>  | AM_DCDC_VCORE0          | AM_LDO_VCORE0        | Transition from AM_DCDC_VCORE0 to AM_LDO_VCORE0 MCLK frequency = 24 MHz          | 10  | 15  | μs   |
| t <sub>AMLDO1_AMDCDC1</sub>  | AM_LDO_VCORE1           | AM_DCDC_VCORE1       | Transition from AM_LDO_VCORE1 to AM_DCDC_VCORE1 MCLK frequency = 48 MHz          | 20  | 30  | μs   |
| t <sub>AMDCDC1_AMLDO1</sub>  | AM_DCDC_VCORE1          | AM_LDO_VCORE1        | Transition from AM_DCDC_VCORE1 to AM_LDO_VCORE1 MCLK frequency = 48 MHz          | 10  | 15  | μs   |
| t <sub>AMLDO0_AMLF0</sub>    | AM_LDO_VCORE0           | AM_LF_VCORE0         | Transition from AM_LDO_VCORE0 to AM_LF_VCORE0 SELM = 2, REFO frequency = 128 kHz | 90  | 100 | μs   |
| t <sub>AMLF0_AMLDO0</sub>    | AM_LF_VCORE0            | AM_LDO_VCORE0        | Transition from AM_LF_VCORE0 to AM_LDO_VCORE0 SELM = 2, REFO frequency = 128 kHz | 50  | 60  | μs   |
| t <sub>AMLDO1_AMLF1</sub>    | AM_LDO_VCORE1           | AM_LF_VCORE1         | Transition from AM_LDO_VCORE1 to AM_LF_VCORE1 SELM = 2, REFO frequency = 128 kHz | 90  | 100 | μs   |
| t <sub>AMLF1_AMLDO1</sub>    | AM_LF_VCORE1            | AM_LDO_VCORE1        | Transition from AM_LF_VCORE1 to AM_LDO_VCORE1 SELM = 2, REFO frequency = 128 kHz | 50  | 60  | μs   |



Table 5-5 lists the latencies required to change between different active and LPM0 modes.

### **Table 5-5. LPM0 Mode Transition Latencies**

| PARAMETER                                 | ORIGINAL OPERATING MODE | FINAL OPERATING<br>MODE | TEST CONDITIONS                                                                                                | TYP | MAX | UNIT           |
|-------------------------------------------|-------------------------|-------------------------|----------------------------------------------------------------------------------------------------------------|-----|-----|----------------|
| tamldox_lpmoldox <sup>(1)</sup>           | AM_LDO_VCOREx           | LPM0_LDO_VCOREx         | Transition from AM_LDO_VCORE0 or AM_LDO_VCORE1 to LPM0_LDO_VCORE0 or LPM0_LDO_VCORE1                           | 1   |     | MCLK<br>cycles |
| tlpmoldox_amldox <sup>(2)</sup>           | LPM0_LDO_VCOREx         | AM_LDO_VCOREx           | Transition from LPM0_LDO_VCORE0 or LPM0_LDO_VCORE1 to AM_LDO_VCORE0 or AM_LDO_VCORE1 through I/O interrupt     | 3   | 4   | MCLK<br>cycles |
| tamdcdcx_lpmodcdcx <sup>(1)</sup>         | AM_DCDC_VCOREx          | LPM0_DCDC_VCOREx        | Transition from AM_DCDC_VCORE0 or AM_DCDC_VCORE1 to LPM0_DCDC_VCORE0 or LPM0_DCDC_VCORE1                       | 1   |     | MCLK<br>cycles |
| tlpmodcdcx_amdcdcx <sup>(2)</sup>         | LPM0_DCDC_VCOREx        | AM_DCDC_VCOREx          | Transition from LPM0_DCDC_VCORE0 or LPM0_DCDC_VCORE1 to AM_DCDC_VCORE0 or AM_DCDC_VCORE1 through I/O interrupt | 3   | 4   | MCLK<br>cycles |
| t <sub>AMLFx_LPM0LFx</sub> <sup>(1)</sup> | AM_LF_VCOREx            | LPM0_LF_VCOREx          | Transition from AM_LF_VCORE0 or AM_LF_VCORE1 to LPM0_LF_VCORE0 or LPM0_LF_VCORE1                               | 1   |     | MCLK<br>cycles |
| tLPMOLFx_AMLFx <sup>(2)</sup>             | LPM0_LF_VCOREx          | AM_LF_VCOREx            | Transition from LPM0_LF_VCORE0 or LPM0_LF_VCORE1 to AM_LF_VCORE0 or AM_LF_VCORE1 through I/O interrupt         | 3   | 4   | MCLK<br>cycles |

<sup>(1)</sup> This is the latency between execution of WFI instruction by CPU to assertion of SLEEPING signal at CPU output.

<sup>(2)</sup> This is the latency between I/O interrupt event to deassertion of SLEEPING signal at CPU output.

www.ti.com.cn

Table 5-6 lists the latencies required to change between different active modes and LPM3 or LPM4 modes.

### Table 5-6. LPM3, LPM4 Mode Transition Latencies

| PARAMETER                                         | ORIGINAL OPERATING MODE | FINAL OPERATING<br>MODE | TEST CONDIT                                                                                                                                  |                                                                                      | TYP | MAX | UNIT |
|---------------------------------------------------|-------------------------|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|-----|-----|------|
| t <sub>AMLDO0_LPMx0</sub> (1)                     | AM_LDO_VCORE0           | LPM3_LPM4_VCORE0        | Transition from<br>AM_LDO_VCORE0 to<br>LPM3 or LPM4 at VCORE0                                                                                | SELM = 3.<br>DCO frequency =<br>24 MHz                                               | 22  | 24  | μs   |
| t <sub>LPMx0_AMLDO0_NORIO</sub> (2)               | LPM3_LPM4_VCORE0        | AM_LDO_VCORE0           | Transition from LPM3 or<br>LPM4 at VCORE0 to<br>AM_LDO_VCORE0 through<br>wake-up event from<br>nonglitch filter type I/O                     | SELM = 3.<br>DCO frequency =<br>24 MHz                                               | 8   | 9   | μs   |
| t <sub>LPMx0_AMLDO0_GFLTIO</sub> (2)              | LPM3_LPM4_VCORE0        | AM_LDO_VCORE0           | Transition from LPM3 or<br>LPM4 at VCORE0 to<br>AM_LDO_VCORE0 through<br>wake-up event from glitch<br>filter type I/O, GLTFLT_EN<br>= 1      | SELM = 3.<br>DCO frequency =<br>24 MHz                                               | 9   | 10  | μs   |
| t <sub>AMLDO1_LPMx1</sub> (1)                     | AM_LDO_VCORE1           | LPM3_LPM4_VCORE1        | Transition from AM_LDO_VCORE1 to LPM3 or LPM4 at VCORE1                                                                                      | SELM = 3.<br>DCO frequency =<br>48 MHz                                               | 21  | 23  | μs   |
| t <sub>LPMx1_AMLDO1_NORIO</sub> (2)               | LPM3_LPM4_VCORE1        | AM_LDO_VCORE1           | Transition from LPM3 or<br>LPM4 at VCORE1 to<br>AM_LDO_VCORE1 through<br>wake-up event from<br>nonglitch filter type I/O                     | SELM = 3.<br>DCO frequency =<br>48 MHz                                               | 7.5 | 8   | μs   |
| t <sub>LPMx1_AMLDO1_GFLTIO</sub> (2)              | LPM3_LPM4_VCORE1        | AM_LDO_VCORE1           | Transition from LPM3 or<br>LPM4 at VCORE1 to<br>AM_LDO_VCORE1 through<br>wake-up event from glitch<br>filter type I/O, GLTFLT_EN<br>= 1      | SELM = 3.<br>DCO frequency =<br>48 MHz                                               | 8   | 9   | μs   |
| t <sub>AMLFx_LPMx_128k</sub> (1)                  | AM_LF_VCOREx            | LPM3_LPM4_VCOREx        | Transition from AM_LF_VCORE0 or AM_LF_VCORE1 to LPM3 or LPM4 at VCORE0/1                                                                     | SELM = 2. REFO<br>frequency = 128<br>kHz                                             | 240 | 260 | μs   |
| t <sub>AMLFx_LPMx_32k</sub> <sup>(1)</sup>        | AM_LF_VCOREx            | LPM3_LPM4_VCOREx        | Transition from AM_LF_VCORE0 or AM_LF_VCORE1 to LPM3 or LPM4 at VCORE0/1                                                                     | SELM = 0. LFXT<br>frequency =<br>32.768 kHz                                          | 880 | 900 | μs   |
| t <sub>LPMx_AMLFx_NORIO_128k</sub> <sup>(2)</sup> | LPM3_LPM4_VCOREx        | AM_LF_VCOREx            | Transition from LPM3 or<br>LPM4 at VCORE0/1 to<br>AM_LF_VCORE0 or<br>AM_LF_VCORE1 through<br>wake-up event from<br>nonglitch filter type I/O | _PM4 at VCORE0/1 to<br>AM_LF_VCORE0 or<br>AM_LF_VCORE1 through<br>wake-up event from |     | 50  | μs   |
| t <sub>LPMx_AMLFx_NORIO_32k</sub> (2)             | LPM3_LPM4_VCOREx        | AM_LF_VCOREx            | Transition from LPM3 or<br>LPM4 at VCORE0/1 to<br>AM_LF_VCORE0 or<br>AM_LF_VCORE1 through<br>wake-up event from<br>nonglitch filter type I/O | SELM = 0. LFXT<br>frequency =<br>32.768 kHz                                          | 150 | 170 | μs   |

This is the latency from WFI instruction execution by CPU to LPM3 or LPM4 entry.

This is the latency from I/O wake-up event to MCLK clock start at device pin.



Table 5-7 lists the latencies required to change to and from LPM3.5 and LPM4.5 modes.

#### Table 5-7. LPM3.5, LPM4.5 Mode Transition Latencies

| PARAMETER                                                 | ORIGINAL OPERATING MODE | FINAL OPERATING<br>MODE | TEST CONDITIONS                                                                                       | TYP | MAX | UNIT |
|-----------------------------------------------------------|-------------------------|-------------------------|-------------------------------------------------------------------------------------------------------|-----|-----|------|
| t <sub>AMLDOx_LPM3.5</sub> <sup>(1)</sup>                 | AM_LDO_VCOREx           | LPM3.5                  | Transition from AM_LDO_VCORE0 or AM_LDO_VCORE1 to LPM3.5                                              | 25  | 30  | μs   |
| t <sub>AMDCDCx_LPM3.5</sub> <sup>(1)</sup>                | AM_DCDC_VCOREx          | LPM3.5                  | Transition from AM_DCDC_VCORE0 or AM_DCDC_VCORE1 to LPM3.5                                            | 35  | 50  | μs   |
| t <sub>AMLFx_LPM3.5</sub> <sup>(1)</sup>                  | AM_LF_VCOREx            | LPM3.5                  | Transition from AM_LF_VCORE0 or AM_LF_VCORE1 to LPM3.5                                                | 225 | 250 | μs   |
| t <sub>AMLDOx_LPM4.5</sub> (2)                            | AM_LDO_VCOREx           | LPM4.5                  | Transition from AM_LDO_VCORE0 or AM_LDO_VCORE1 to LPM4.5                                              |     | 30  | μs   |
| t <sub>AMDCDCx_LPM4.5</sub> <sup>(2)</sup>                | AM_DCDC_VCOREx          | LPM4.5                  | Transition from AM_DCDC_VCORE0 or AM_DCDC_VCORE1 to LPM4.5                                            | 35  | 50  | μs   |
| t <sub>AMLFx_LPM4.5</sub> <sup>(2)</sup>                  | AM_LF_VCOREx            | LPM4.5                  | Transition from AM_LF_VCORE0 or AM_LF_VCORE1 to LPM4.5                                                |     | 270 | μs   |
| t <sub>LPM3.5_AMLDO0</sub> (3)                            | LPM3.5                  | AM_LDO_VCORE0           | Transition from LPM3.5 to AM_LDO_VCORE0                                                               | 0.7 | 8.0 | ms   |
| tLPM4.5_AMLDO0_SVSMON, 100 nF (3)                         | LPM4.5                  | AM_LDO_VCORE0           | Transition from LPM4.5 to  AM_LDO_VCORE0, SVSMH enabled while in LPM4.5,  C <sub>VCORE</sub> = 100 nF |     | 0.9 | ms   |
| t <sub>LPM4.5_AMLDO0_SVSMON</sub> , 4.7 μF <sup>(3)</sup> | LPM4.5                  | AM_LDO_VCORE0           | Transition from LPM4.5 to AM_LDO_VCORE0, SVSMH enabled while in LPM4.5, $C_{VCORE} = 4.7 \ \mu F$     | 0.9 | 1   | ms   |
| tLPM4.5_AMLDO0_SVSMOFF, 100 nF (3)                        | LPM4.5                  | AM_LDO_VCORE0           | Transition from LPM4.5 to AM_LDO_VCORE0, SVSMH disabled while in LPM4.5, C <sub>VCORE</sub> = 100 nF  |     | 1.1 | ms   |
| tlpm4.5_amldoo_svsmoff, 4.7 µF (3)                        | LPM4.5                  | AM_LDO_VCORE0           | Transition from LPM4.5 to AM_LDO_VCORE0, SVSMH disabled while in LPM4.5, $C_{VCORE} = 4.7 \ \mu F$    | 1.1 | 1.2 | ms   |

This is the latency from WFI instruction execution by CPU to LPM3.5 mode entry. This is the latency from WFI instruction execution by CPU to LPM4.5 mode entry.

<sup>(3)</sup> This is the latency from I/O wake-up event to start of user application code.

#### www.ti.com.cn

### 5.25.4 Clock Specifications

Table 5-8 lists the input requirement for the low-frequency crystal oscillator, LFXT.

### Table 5-8. Low-Frequency Crystal Oscillator, LFXT, Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                    | PARAMETER                                                                           | TEST CONDITIONS               | MIN | TYP | MAX | UNIT |
|--------------------|-------------------------------------------------------------------------------------|-------------------------------|-----|-----|-----|------|
| ESR                | Crystal equivalent series resistance                                                | f <sub>OSC</sub> = 32.768 kHz | 16  | 40  | 65  | kΩ   |
| C <sub>LFXT</sub>  | Capacitance from LFXT input to ground and from LFXT output to ground <sup>(1)</sup> |                               | 7.4 | 12  | 24  | pF   |
| C <sub>SHUNT</sub> | Crystal shunt capacitance                                                           |                               | 0.6 | 8.0 | 1.6 | рF   |
| C <sub>m</sub>     | Crystal motional capacitance                                                        |                               | 1   | 2   | 10  | fF   |

<sup>(1)</sup> Does not include board parasitics. Package and board add additional capacitance to C<sub>LFXT</sub>.

Table 5-9 lists the characteristics of the low-frequency crystal oscillator, LFXT.

#### Table 5-9. Low-Frequency Crystal Oscillator, LFXT

|                         | PARAMETER                                                | TEST CONDITIONS                                                                                                                                                                           | V <sub>CC</sub> | MIN   | TYP    | MAX | UNIT |  |    |
|-------------------------|----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-------|--------|-----|------|--|----|
|                         |                                                          | $ \begin{aligned} &f_{OSC} = 32.768 \text{ kHz}, \\ &\text{LFXTBYPASS} = 0, \text{LFXTDRIVE} = \{0\}, \\ &C_{L,eff} = 3.7 \text{ pF, Typical ESR and } C_{SHUNT} \end{aligned} $          |                 |       | 100    |     |      |  |    |
|                         | Current consumption <sup>(1)</sup>                       | $\begin{split} f_{OSC} &= 32.768 \text{ kHz}, \\ \text{LFXTBYPASS} &= 0, \text{LFXTDRIVE} = \{1\}, \\ C_{\text{L,eff}} &= 6 \text{ pF, Typical ESR and } C_{\text{SHUNT}} \end{split}$    | 3.0 V           | 120   |        |     | nA   |  |    |
| I <sub>VCC,LFXT</sub>   | Current consumption V                                    | $ \begin{array}{l} f_{OSC} = 32.768 \text{ kHz,} \\ \text{LFXTBYPASS} = 0, \text{LFXTDRIVE} = \{2\}, \\ C_{\text{L,eff}} = 9 \text{ pF, Typical ESR and } C_{\text{SHUNT}} \end{array} $  | 3.0 V           | 3.0 V | 3.0 V  |     | 150  |  | ПА |
|                         |                                                          | $ \begin{array}{l} f_{OSC} = 32.768 \text{ kHz}, \\ \text{LFXTBYPASS} = 0, \text{LFXTDRIVE} = \{3\}, \\ C_{\text{L,eff}} = 12 \text{ pF, Typical ESR and } C_{\text{SHUNT}} \end{array} $ |                 |       | 170    |     |      |  |    |
| f <sub>LFXT</sub>       | LFXT oscillator crystal frequency                        | LFXTBYPASS = 0 <sup>(2)</sup>                                                                                                                                                             |                 |       | 32.768 |     | kHz  |  |    |
| DC <sub>LFXT</sub>      | LFXT oscillator duty cycle                               | $f_{LFXT} = 32.768 \text{ kHz}^{(2)}$                                                                                                                                                     |                 | 30%   |        | 70% |      |  |    |
| f <sub>LFXT,SW</sub>    | LFXT oscillator logic-level square-wave input frequency  | LFXTBYPASS = 1 <sup>(3)</sup> (4)                                                                                                                                                         |                 | 10    | 32.768 | 50  | kHz  |  |    |
| DC <sub>LFXT</sub> , sw | LFXT oscillator logic-level square-wave input duty cycle | LFXTBYPASS = 1                                                                                                                                                                            |                 | 30%   |        | 70% |      |  |    |
| 04                      | Oscillation allowance for                                | LFXTBYPASS = 0, LFXTDRIVE = $\{1\}$ ,<br>$f_{LFXT}$ = 32.768 kHz, $C_{L,eff}$ = 6 pF                                                                                                      |                 | 200   | 240    |     | kΩ   |  |    |
| OA <sub>LFXT</sub>      | _F crystals <sup>(5)</sup>                               | LFXTBYPASS = 0, LFXTDRIVE = $\{3\}$ ,<br>$f_{LFXT}$ = 32.768 kHz, $C_{L,eff}$ = 12 pF                                                                                                     |                 | 300   | 340    |     | K12  |  |    |

<sup>(1)</sup> Total current measured on both AVCC and DVCC supplies.

Measured at ACLK pin.

When LFXTBYPASS is set, LFXT circuits are automatically powered down. Input signal is a digital square wave with parametrics defined in the Schmitt-trigger Inputs section of this data sheet. Duty cycle requirements are defined by DC<sub>I EXT. SW</sub>.

Maximum frequency of operation of the entire device cannot be exceeded.

Oscillation allowance is based on a safety factor of 5 for recommended crystals. The oscillation allowance is a function of the LFXTDRIVE settings and the effective load. In general, comparable oscillator allowance can be achieved based on the following guidelines, but should be evaluated based on the actual crystal selected for the application:

For LFXTDRIVE =  $\{0\}$ ,  $C_{L,eff} = 3.7 \text{ pF}$ . For LFXTDRIVE =  $\{1\}$ ,  $6 \text{ pF} \le C_{L,eff} \le 9 \text{ pF}$ . For LFXTDRIVE =  $\{2\}$ ,  $6 \text{ pF} \le C_{L,eff} \le 10 \text{ pF}$ .

For LFXTDRIVE =  $\{3\}$ , 6 pF  $\leq$  C<sub>L,eff</sub>  $\leq$  12 pF.



### Table 5-9. Low-Frequency Crystal Oscillator, LFXT (continued)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                         | PARAMETER                                              | TEST CONDITIONS                                                                                                                                                                                                                            | V <sub>CC</sub> | MIN | TYP | MAX | UNIT |
|-------------------------|--------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|-----|-----|------|
| C <sub>LFXIN</sub>      | Integrated load capacitance at LFXIN terminal (6) (7)  |                                                                                                                                                                                                                                            |                 |     | 2   |     | pF   |
| C <sub>LFXOUT</sub>     | Integrated load capacitance at LFXOUT terminal (6) (7) |                                                                                                                                                                                                                                            |                 |     | 2   |     | pF   |
|                         | Start up time (8)                                      | $ \begin{aligned} &f_{OSC} = 32.768 \text{ kHz}, \\ &\text{LFXTBYPASS} = 0, \text{LFXTDRIVE} = \{0\}, \\ &C_{\text{L,eff}} = 3.7 \text{ pF}, \\ &\text{Typical ESR and } C_{\text{SHUNT}}, \\ &\text{FCNTLF\_EN} = 0^{(2)} \end{aligned} $ | 201             |     | 1.1 |     |      |
| tstart,lfxt             | Start-up time (8)                                      | $ \begin{aligned} &f_{OSC} = 32.768 \text{ kHz,} \\ &\text{LFXTBYPASS} = 0, \text{LFXTDRIVE} = \{3\}, \\ &C_{L,eff} = 12 \text{ pF,} \\ &\text{Typical ESR and } C_{SHUNT}, \\ &\text{FCNTLF\_EN} = 0^{(2)} \end{aligned} $                | 3.0 V           |     | 1.3 |     | S    |
| f <sub>Fault,LFXT</sub> | Oscillator fault frequency (9) (10)                    |                                                                                                                                                                                                                                            |                 | 1   |     | 3   | kHz  |

- (6) This represents all the parasitic capacitance present at the LFXIN and LFXOUT terminals, respectively, including parasitic bond and package capacitance. The effective load capacitance, CL,eff can be computed as CIN x COUT / (CIN + COUT), where CIN and COUT are the total capacitance at the LFXIN and LFXOUT terminals, respectively.
- (7) Requires external capacitors at both terminals to meet the effective load capacitance specified by crystal manufacturers. Recommended effective load capacitance values supported are 3.7 pF, 6 pF, 9 pF, and 12 pF. Maximum shunt capacitance of 1.6 pF. Because the PCB adds additional capacitance, it must also be considered in the overall capacitance. TI recommends verifying that the recommended effective load capacitance of the selected crystal is met.
- (8) Does not include programmable start-up counter.
- (9) Frequencies above the MAX specification do not set the fault flag. Frequencies in between the MIN and MAX specification may set the flag. A static condition or stuck at fault condition will set the fault flag.
- (10) Measured with logic-level input frequency but also applies to operation with crystals.

Table 5-10 lists the input requirements for the high-frequency crystal oscillator, HFXT.

Table 5-10. High-Frequency Crystal Oscillator, HFXT, Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                    | PARAMETER                                                            | TEST CONDITIONS                       | MIN | TYP | MAX | UNIT |
|--------------------|----------------------------------------------------------------------|---------------------------------------|-----|-----|-----|------|
| ESR Cr             |                                                                      | f <sub>OSC</sub> = 1 MHz to ≤4 MHz    |     | 75  | 150 |      |
|                    |                                                                      | f <sub>OSC</sub> = >4 MHz to ≤8 MHz   |     | 75  | 150 |      |
|                    | Constal and indept assistance                                        | f <sub>OSC</sub> = >8 MHz to ≤16 MHz  |     | 40  | 80  | 0    |
|                    | Crystal equivalent series resistance                                 | f <sub>OSC</sub> = >16 MHz to ≤24 MHz |     | 30  | 60  | Ω    |
|                    |                                                                      | f <sub>OSC</sub> = >24 MHz to ≤32 MHz |     | 20  | 40  |      |
|                    |                                                                      | f <sub>OSC</sub> = >32 MHz to ≤48 MHz |     | 15  | 30  |      |
| C <sub>HFXT</sub>  | Capacitance from HFXT input to ground and from HFXT output to ground | f <sub>OSC</sub> = 1 MHz to 48 MHz    | 28  | 32  | 36  | pF   |
| C <sub>SHUNT</sub> | Crystal shunt capacitance                                            | f <sub>OSC</sub> = 1 MHz to 48 MHz    | 1   | 3   | 7   | pF   |
| C <sub>m</sub>     | Crystal motional capacitance                                         | f <sub>OSC</sub> = 1 MHz to 48 MHz    | 3   | 7   | 30  | fF   |



Table 5-11 lists the characteristics of the high-frequency crystal oscillator, HFXT.

### Table 5-11. High-Frequency Crystal Oscillator, HFXT

|                         | PARAMETER                                                            | TEST CONDITIONS                                                                                                                                                                                       | V <sub>CC</sub> | MIN   | TYP | MAX | UNIT |  |
|-------------------------|----------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-------|-----|-----|------|--|
|                         |                                                                      | $ \begin{aligned} &f_{OSC} = 1 \text{ MHz,} \\ &\text{HFXTBYPASS} = 0, \text{HFXTDRIVE} = 0, \\ &\text{HFFREQ} = 0, C_{L,eff} = 16 \text{ pF,} \\ &\text{Typical ESR and } C_{SHUNT} \end{aligned} $  |                 |       | 40  |     |      |  |
|                         |                                                                      | $ \begin{aligned} &f_{OSC} = 4 \text{ MHz,} \\ &\text{HFXTBYPASS} = 0, \text{HFXTDRIVE} = 1, \\ &\text{HFFREQ} = 0, C_{L,eff} = 16 \text{ pF,} \\ &\text{Typical ESR and } C_{SHUNT} \end{aligned} $  |                 |       | 60  |     |      |  |
|                         |                                                                      | $ \begin{aligned} &f_{OSC} = 8 \text{ MHz,} \\ &\text{HFXTBYPASS} = 0, \text{HFXTDRIVE} = 1, \\ &\text{HFFREQ} = 1, C_{L,eff} = 16 \text{ pF,} \\ &\text{Typical ESR and } C_{SHUNT} \end{aligned} $  |                 |       | 100 | 00  |      |  |
|                         | HFXT oscillator crystal current                                      | $ \begin{aligned} &f_{OSC} = 16 \text{ MHz,} \\ &\text{HFXTBYPASS} = 0, \text{HFXTDRIVE} = 1, \\ &\text{HFFREQ} = 2, C_{L,eff} = 16 \text{ pF,} \\ &\text{Typical ESR and } C_{SHUNT} \end{aligned} $ | 3.0 V           |       | 180 |     | ^    |  |
| I <sub>DVCC,HFXT</sub>  | HF mode at typical ESR                                               | $ \begin{aligned} &f_{OSC} = 24 \text{ MHz,} \\ &\text{HFXTBYPASS} = 0, \text{HFXTDRIVE} = 1, \\ &\text{HFFREQ} = 3, C_{L,eff} = 16 \text{ pF,} \\ &\text{Typical ESR and } C_{SHUNT} \end{aligned} $ | 3.0 V           |       | 260 |     | μΑ   |  |
|                         |                                                                      | $ \begin{aligned} &f_{OSC} = 32 \text{ MHz,} \\ &\text{HFXTBYPASS} = 0, \text{HFXTDRIVE} = 1, \\ &\text{HFFREQ} = 4, C_{L,eff} = 16 \text{ pF,} \\ &\text{Typical ESR and } C_{SHUNT} \end{aligned} $ |                 |       | 320 |     |      |  |
|                         |                                                                      | $ \begin{aligned} &f_{OSC} = 40 \text{ MHz}, \\ &\text{HFXTBYPASS} = 0, \text{HFXTDRIVE} = 1, \\ &\text{HFFREQ} = 5, C_{L,eff} = 16 \text{ pF}, \\ &\text{Typical ESR and } C_{SHUNT} \end{aligned} $ |                 |       | 480 |     |      |  |
|                         |                                                                      | $ \begin{aligned} &f_{OSC} = 48 \text{ MHz,} \\ &\text{HFXTBYPASS} = 0, \text{HFXTDRIVE} = 1, \\ &\text{HFFREQ} = 6, C_{L,eff} = 16 \text{ pF,} \\ &\text{Typical ESR and } C_{SHUNT} \end{aligned} $ |                 |       | 550 |     |      |  |
|                         |                                                                      | HFXTBYPASS = 0, HFFREQ = 0 (1)                                                                                                                                                                        |                 | 1     |     | 4   |      |  |
|                         |                                                                      | HFXTBYPASS = 0, HFFREQ = 1 (1)                                                                                                                                                                        |                 | 4.01  |     | 8   |      |  |
|                         |                                                                      | HFXTBYPASS = 0, HFFREQ = 2 (1)                                                                                                                                                                        |                 | 8.01  |     | 16  |      |  |
| $f_{HFXT}$              | HFXT oscillator crystal                                              | HFXTBYPASS = 0, HFFREQ = 3 (1)                                                                                                                                                                        |                 | 16.01 |     | 24  | MHz  |  |
|                         | frequency, crystal mode                                              | HFXTBYPASS = 0, HFFREQ = 4 (1)                                                                                                                                                                        |                 | 24.01 |     | 32  |      |  |
|                         |                                                                      | HFXTBYPASS = 0, HFFREQ = 5 (1)                                                                                                                                                                        |                 | 32.01 |     | 40  |      |  |
|                         |                                                                      | HFXTBYPASS = 0, HFFREQ = 6 (1)                                                                                                                                                                        |                 | 40.01 |     | 48  |      |  |
| DC <sub>HFXT</sub>      | HFXT oscillator duty cycle                                           | Measured at MCLK or HSMCLK,<br>f <sub>HFXT</sub> = 1 MHz to 48 MHz                                                                                                                                    |                 | 40%   | 50% | 60% |      |  |
| f <sub>HFXT,SW</sub>    | HFXT oscillator logic-level square-wave input frequency, bypass mode | HFXTBYPASS = 1 <sup>(1)(2)</sup>                                                                                                                                                                      |                 | 0.8   |     | 48  | MHz  |  |
|                         | HEYT one: lotter lotter lotter                                       | HFXTBYPASS = 1,<br>External clock used as a direct source to<br>MCLK or HSMCLK with no divider<br>(DIVM = 0 or DIVHS = 0).                                                                            |                 | 45%   |     | 55% |      |  |
| DC <sub>HFXT</sub> , SW | HFXT oscillator logic-level square-wave input duty cycle             | HFXTBYPASS = 1, External clock used as a direct source to MCLK or HSMCLK with divider (DIVM > 0 or DIVHS > 0) or not used as a direct source to MCLK or HSMCLK.                                       |                 | 40%   |     | 60% |      |  |

<sup>(1)</sup> Maximum frequency of operation of the entire device cannot be exceeded.

When HFXTBYPASS is set, HFXT circuits are automatically powered down. Input signal is a digital square wave with parametrics defined in the Schmitt-trigger Inputs section of this data sheet. Duty cycle requirements are defined by DC<sub>HFXT, SW</sub>.



### Table 5-11. High-Frequency Crystal Oscillator, HFXT (continued)

|                    | PARAMETER                    | TEST CONDITIONS                                                                                                                                                                                 | V <sub>CC</sub> | MIN  | TYP  | MAX  | UNIT |  |
|--------------------|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------|------|------|------|--|
|                    |                              | $\begin{array}{lll} \mbox{HFXTBYPASS} &= 0, \mbox{HFXTDRIVE} &= 0, \\ \mbox{HFFREQ} &= 0, \\ \mbox{f}_{\mbox{HFXT,HF}} &= 1 \mbox{ MHz, } \mbox{C}_{\mbox{L,eff}} &= 16 \mbox{ pF} \end{array}$ |                 | 1225 | 5000 |      |      |  |
|                    |                              | $\begin{array}{ll} \text{HFXTBYPASS} = 0, \text{HFXTDRIVE} = 1, \\ \text{HFFREQ} = 0, \\ \text{f}_{\text{HFXT,HF}} = 4 \text{ MHz, } C_{\text{L,eff}} = 16 \text{ pF} \end{array}$              |                 |      | 640  | 1250 |      |  |
|                    |                              | HFXTBYPASS = 0, HFXTDRIVE = 1,<br>HFFREQ = 1,<br>$f_{HFXT,HF}$ = 8 MHz, $C_{L,eff}$ = 16 pF                                                                                                     |                 | 360  | 750  |      |      |  |
| 0.4                | Oscillation allowance for    | $\begin{aligned} & \text{HFXTBYPASS} &= 0, \text{HFXTDRIVE} &= 1, \\ & \text{HFFREQ} &= 2, \\ & \text{f}_{\text{HFXT,HF}} &= 16 \text{ MHz}, C_{\text{L,eff}} &= 16 \text{ pF} \end{aligned}$   |                 | 200  | 425  |      |      |  |
| OA <sub>HFXT</sub> | HFXT crystals <sup>(3)</sup> | HFXTBYPASS = 0, HFXTDRIVE = 1,<br>HFFREQ = 3,<br>f <sub>HFXT,HF</sub> = 24 MHz, C <sub>L,eff</sub> = 16 pF                                                                                      |                 | 135  | 275  |      | Ω    |  |
|                    |                              | HFXTBYPASS = 0, HFXTDRIVE = 1,<br>HFFREQ = 4,<br>f <sub>HFXT,HF</sub> = 32 MHz, C <sub>L,eff</sub> = 16 pF                                                                                      |                 | 110  | 225  |      |      |  |
|                    |                              | HFXTBYPASS = 0, HFXTDRIVE = 1,<br>HFFREQ = 5<br>f <sub>HFXT,HF</sub> = 40 MHz, C <sub>L,eff</sub> = 16 pF                                                                                       |                 | 105  | 160  |      |      |  |
|                    |                              | HFXTBYPASS = 0, HFXTDRIVE = 1,<br>HFFREQ = 6,<br>f <sub>HFXT.HF</sub> = 48 MHz, C <sub>L.eff</sub> = 16 pF                                                                                      |                 | 80   | 140  |      |      |  |



#### Table 5-11. High-Frequency Crystal Oscillator, HFXT (continued)

|                                                      | PARAMETER                                                                                                                                                                                                                     | TEST CONDITIONS                                                                                                                                                                                                                        | V <sub>cc</sub> | MIN TYP | MAX  | UNIT |  |
|------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|---------|------|------|--|
| t <sub>START,HFXT</sub> Start-up time <sup>(4)</sup> |                                                                                                                                                                                                                               | $\begin{split} &f_{OSC} = 1 \text{ MHz}, \\ &\text{HFXTBYPASS} = 0, \text{HFXTDRIVE} = 0, \\ &\text{HFFREQ} = 0, \text{C}_{L,eff} = 16 \text{ pF}, \\ &\text{Typical ESR and } C_{SHUNT}, \\ &\text{FCNTHF\_EN} = 0 \end{split}$       |                 | 4       |      |      |  |
|                                                      | $\begin{aligned} &f_{OSC} = 4 \text{ MHz}, \\ &\text{HFXTBYPASS} = 0, \text{HFXTDRIVE} = 1, \\ &\text{HFFREQ} = 0, C_{L,eff} = 16 \text{ pF}, \\ &\text{Typical ESR and } C_{SHUNT}, \\ &\text{FCNTHF\_EN} = 0 \end{aligned}$ |                                                                                                                                                                                                                                        | 1.8             |         | ms   |      |  |
|                                                      | $\begin{split} &f_{OSC} = 8 \text{ MHz,} \\ &\text{HFXTBYPASS} = 0, \text{HFXTDRIVE} = 1, \\ &\text{HFFREQ} = 1, C_{L,eff} = 16 \text{ pF,} \\ &\text{Typical ESR and } C_{SHUNT,} \\ &\text{FCNTHF\_EN} = 0 \end{split}$     |                                                                                                                                                                                                                                        | 0.7             |         | 1115 |      |  |
|                                                      | Start up time (4)                                                                                                                                                                                                             | $\begin{split} &f_{OSC}=16 \text{ MHz}, \\ &\text{HFXTBYPASS}=0, \text{HFXTDRIVE}=1, \\ &\text{HFFREQ}=2, C_{L,eff}=16 \text{ pF}, \\ &\text{Typical ESR and } C_{SHUNT}, \\ &\text{FCNTHF\_EN}=0 \end{split}$                         | 3.0 V           | 0.6     |      |      |  |
|                                                      | Start-up time                                                                                                                                                                                                                 | $\begin{split} f_{OSC} &= 24 \text{ MHz}, \\ \text{HFXTBYPASS} &= 0, \text{HFXTDRIVE} = 1, \\ \text{HFFREQ} &= 3, \text{C}_{L,eff} = 16 \text{ pF}, \\ \text{Typical ESR and C}_{SHUNT}, \\ \text{FCNTHF\_EN} &= 0 \end{split}$        | 3.0 V           | 450     |      |      |  |
|                                                      |                                                                                                                                                                                                                               | $\begin{split} f_{OSC} &= 32 \text{ MHz}, \\ \text{HFXTBYPASS} &= 0, \text{HFXTDRIVE} = 1, \\ \text{HFFREQ} &= 4, \text{C}_{L,\text{eff}} = 16 \text{ pF}, \\ \text{Typical ESR and C}_{SHUNT}, \\ \text{FCNTHF\_EN} &= 0 \end{split}$ |                 | 300     |      |      |  |
|                                                      |                                                                                                                                                                                                                               | $ \begin{aligned} &f_{OSC} = 40 \text{ MHz}, \\ &\text{HFXTBYPASS} = 0, \text{HFXTDRIVE} = 1, \\ &\text{HFFREQ} = 5, C_{L,eff} = 16 \text{ pF}, \\ &\text{Typical ESR and } C_{SHUNT}, \\ &\text{FCNTHF\_EN} = 0 \end{aligned} $       |                 | 250     |      | μs   |  |
|                                                      |                                                                                                                                                                                                                               | $\begin{split} f_{OSC} &= 48 \text{ MHz}, \\ \text{HFXTBYPASS} &= 0, \text{HFXTDRIVE} = 1, \\ \text{HFFREQ} &= 6, \text{C}_{L,eff} = 16 \text{ pF}, \\ \text{Typical ESR and C}_{SHUNT}, \\ \text{FCNTHF}\_\text{EN} &= 0 \end{split}$ |                 | 250     |      |      |  |
| C <sub>HFXIN</sub>                                   | Integrated load capacitance at HFXIN terminal (5) (6)                                                                                                                                                                         |                                                                                                                                                                                                                                        |                 | 2       |      | pF   |  |
| C <sub>HFXOUT</sub>                                  | Integrated load capacitance at HFXOUT terminal (5) (6)                                                                                                                                                                        |                                                                                                                                                                                                                                        |                 | 2       |      | pF   |  |
| f <sub>Fault,HFXT</sub>                              | Oscillator fault frequency (7) (8)                                                                                                                                                                                            |                                                                                                                                                                                                                                        |                 | 400     | 700  | kHz  |  |

- Does not include programable start-up counter.
- This represents all the parasitic capacitance present at the HFXIN and HFXOUT terminals, respectively, including parasitic bond and package capacitance. The effective load capacitance, CL,eff can be computed as CIN x COUT / (CIN + COUT), where CIN and COUT is the total capacitance at the HFXIN and HFXOUT terminals, respectively.
- Requires external capacitors at both terminals to meet the effective load capacitance specified by crystal manufacturers. Recommended effective load capacitance values supported are 14 pF, 16 pF, and 18 pF. Maximum shunt capacitance of 7 pF. Because the PCB adds additional capacitance, it must also be considered in the overall capacitance. TI recommends verifying that the recommended effective load capacitance of the selected crystal is met.
- (7) Frequencies above the MAX specification do not set the fault flag. Frequencies in between the MIN and MAX might set the flag. A static condition or stuck at fault condition will set the flag.
- (8) Measured with logic-level input frequency but also applies to operation with crystals.



Table 5-12 lists the characteristics of the DCO.

Table 5-12. DCO

| ļ                      | PARAMETER                                    | TEST CONDITIONS                                                                    | V <sub>CC</sub> , T <sub>A</sub> | MIN    | TYP | MAX    | UNIT       |  |
|------------------------|----------------------------------------------|------------------------------------------------------------------------------------|----------------------------------|--------|-----|--------|------------|--|
| f <sub>RSEL0_CTR</sub> | DCO center frequency accuracy for range 0    | Internal resistor mode,<br>DCORSEL = 0, DCOTUNE = 0                                |                                  | 1.443  | 1.5 | 1.557  | MHz        |  |
| 'RSELO_CIR             | with calibrated factory settings             | External resistor mode,<br>DCORSEL = 0, DCOTUNE = 0                                |                                  | 1.482  | 1.5 | 1.518  | 141112     |  |
| footie oto             | DCO center frequency accuracy for range 1    | Internal resistor mode,<br>DCORSEL = 1, DCOTUNE = 0                                |                                  | 2.885  | 3   | 3.115  | MHz        |  |
| <sup>f</sup> RSEL1_CTR | with calibrated factory settings             | External resistor mode,<br>DCORSEL = 1, DCOTUNE = 0                                |                                  | 2.964  | 3   | 3.036  | 1711 12    |  |
| f                      | DCO center frequency accuracy for range 2    | Internal resistor mode,<br>DCORSEL = 2, DCOTUNE = 0                                |                                  | 5.77   | 6   | 6.23   | MHz        |  |
| TRSEL2_CTR             | with calibrated factory settings             | External resistor mode,<br>DCORSEL = 2, DCOTUNE = 0                                |                                  | 5.928  | 6   | 6.072  | 1011 12    |  |
| f                      | DCO center frequency accuracy for range 3    | Internal resistor mode,<br>DCORSEL = 3, DCOTUNE = 0                                |                                  | 11.541 | 12  | 12.459 | 12.459 MHz |  |
| <sup>f</sup> RSEL3_CTR | with calibrated factory settings             | External resistor mode,<br>DCORSEL = 3, DCOTUNE = 0                                |                                  | 11.856 | 12  | 12.144 | 1011 12    |  |
| f                      | DCO center frequency accuracy for range 4    | Internal resistor mode,<br>DCORSEL = 4, DCOTUNE = 0                                |                                  | 23.082 | 24  | 24.918 | MHz        |  |
| f <sub>RSEL4_CTR</sub> | with calibrated factory settings             | External resistor mode,<br>DCORSEL = 4, DCOTUNE = 0                                |                                  | 23.712 | 24  | 24.288 | 1011 12    |  |
| f                      | DCO center frequency accuracy for range 5    | Internal resistor mode,<br>DCORSEL = 5, DCOTUNE = 0                                |                                  | 46.164 | 48  | 49.836 | MHz        |  |
| f <sub>RSEL5_CTR</sub> | with calibrated factory settings             | External resistor mode,<br>DCORSEL = 5, DCOTUNE = 0                                |                                  | 47.424 | 48  | 48.576 | 1011 12    |  |
| df /dT                 | DCO frequency drift with                     | Internal resistor mode, at fixed voltage                                           | 1.62 V to 3.7 V                  |        |     | 250    | ppm/°C     |  |
| df <sub>DCO</sub> /dT  | temperature <sup>(1)</sup>                   | External resistor mode <sup>(2)</sup> , at fixed voltage                           | 1.62 V to 3.7 V                  |        |     | 60     | ррпі/ С    |  |
| $df_{DCO}/dV_{CC}$     | DCO frequency voltage drift with voltage (3) | At fixed temperature, applicable for both DCO Internal and External resistor modes | -40°C to 85 °C                   |        |     | 0.1    | %/V        |  |
| f <sub>RSEL0</sub>     | DCO frequency range 0                        | DCORSEL = 0<br>DCO internal or external resistor<br>mode                           | 3.0 V, 25°C                      | 0.98   |     | 2.26   | MHz        |  |
| f <sub>RSEL1</sub>     | DCO frequency range 1                        | DCORSEL = 1<br>DCO internal or external resistor<br>mode                           | 3.0 V, 25°C                      | 1.96   |     | 4.51   | MHz        |  |
| f <sub>RSEL2</sub>     | DCO frequency range 2                        | DCORSEL = 2<br>DCO internal or external resistor<br>mode                           | 3.0 V, 25°C                      | 3.92   |     | 9.02   | MHz        |  |
| f <sub>RSEL3</sub>     | DCO frequency range 3                        | DCORSEL = 3<br>DCO internal or external resistor<br>mode                           | 3.0 V, 25°C                      | 7.84   |     | 18.04  | MHz        |  |
| f <sub>RSEL4</sub>     | DCO frequency range 4                        | DCORSEL = 4<br>DCO internal or external resistor<br>mode                           | 3.0 V, 25°C                      | 15.68  |     | 36.07  | MHz        |  |
| f <sub>RSEL5</sub>     | DCO frequency range 5                        | DCORSEL = 5<br>DCO internal or external resistor<br>mode                           | 3.0 V, 25℃                       | 31.36  |     | 52     | MHz        |  |
| f <sub>DCO_DC</sub>    | Duty cycle                                   |                                                                                    |                                  | 47%    | 50% | 53%    |            |  |

<sup>(1)</sup> Calculated using the box method: (MAX(–40°C to 85°C) – MIN(–40°C to 85°C)) / MIN(–40°C to 85°C) / (85°C – (–40°C))

<sup>(2)</sup> Does not include temperature coefficient of external resistor.

Recommended value of external resistor at DCOR pin: 91 k $\Omega$ , 0.1%, ±25 ppm/°C.

<sup>(3)</sup> Calculated using the box method: (MAX(1.62 V to 3.7 V) – MIN(1.62 V to 3.7 V)) / MIN(1.62 V to 3.7 V) / (3.7 V – 1.62 V)



### Table 5-12. DCO (continued)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

| PAI                           | RAMETER                                                                          | TEST CONDITIONS                                      | V <sub>CC</sub> , T <sub>A</sub> | MIN T | YP I | VIAX | UNIT |
|-------------------------------|----------------------------------------------------------------------------------|------------------------------------------------------|----------------------------------|-------|------|------|------|
|                               |                                                                                  | DCORSEL = 5, DCOTUNE = 0                             |                                  |       | 50   | 90   |      |
|                               |                                                                                  | DCORSEL = 4, DCOTUNE = 0                             |                                  |       | 80   | 120  |      |
|                               | DCO paried litter                                                                | DCORSEL = 3, DCOTUNE = 0                             |                                  | 1     | 115  | 170  | 200  |
| t <sub>DCO_JITTER</sub>       | DCO period jitter                                                                | DCORSEL = 2, DCOTUNE = 0                             |                                  | 1     | 160  | 240  | ps   |
|                               |                                                                                  | DCORSEL = 1, DCOTUNE = 0                             |                                  | 2     | 225  | 340  |      |
|                               |                                                                                  | DCORSEL = 0, DCOTUNE = 0                             |                                  | 4     | 150  | 550  |      |
| T <sub>DCO_STEP</sub>         | Step size                                                                        | Step size of the DCO.                                |                                  | 0     | 2%   |      |      |
| t <sub>DCO_SETTLE_RANGE</sub> | DCO settling from worst case DCORSELn to DCORSELm                                | DCO settled to within 1.5% of steady state frequency |                                  |       |      | 10   | μs   |
| t <sub>DCO_SETTLE_TUNE</sub>  | DCO settling worst case<br>DCOTUNEn to<br>DCOTUNEm within any<br>DCORSEL setting | DCO settled to within 1.5% of steady state frequency |                                  |       |      | 10   | μs   |
| t <sub>START</sub>            | DCO start-up time <sup>(4)</sup>                                                 | DCO settled to within 0.5% of steady state frequency |                                  |       | 5    |      | μs   |

<sup>(4)</sup> The maximum parasitic capacitance at the DCO external resistance pin (DCOR) should not exceed 5 pF to ensure the specified DCO start-up time.

Table 5-13 lists the overall tolerance of the DCO.

#### Table 5-13. DCO Overall Tolerance

over operating free-air temperature range (unless otherwise noted)

| RESISTOR OPTION                   | TEMPERATURE<br>CHANGE | TEMPERATURE<br>DRIFT (%) | VOLTAGE<br>CHANGE | VOLTAGE DRIFT<br>(%) | OVERALL DRIFT (%) | OVERALL<br>ACCURACY (%) |
|-----------------------------------|-----------------------|--------------------------|-------------------|----------------------|-------------------|-------------------------|
|                                   | –40°C to 85 °C        | ±3.125                   | 1.62 V to 3.7 V   | ±0.2                 | ±3.325            | ±3.825                  |
| Internal resistor                 | 0°C                   | 0                        | 1.62 V to 3.7 V   | ±0.2                 | ±0.2              | ±0.7                    |
|                                   | –40°C to 85 °C        | ±3.125                   | 0 V               | 0                    | ±3.125            | ±3.625                  |
|                                   | –40°C to 85 °C        | ±0.5                     | 1.62 V to 3.7 V   | ±0.2                 | ±0.7              | ±1.2                    |
| External resistor with 25-ppm TCR | 0°C                   | 0                        | 1.62 V to 3.7 V   | ±0.2                 | ±0.2              | ±0.7                    |
| pp. rort                          | –40°C to 85 °C        | ±0.5                     | 0 V               | 0                    | ±0.5              | ±1                      |



Table 5-14 lists the characteristics of the internal very-low-power low-frequency oscillator (VLO).

#### Table 5-14. Internal Very-Low-Power Low-Frequency Oscillator (VLO)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                    | PARAMETER                                      | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|--------------------|------------------------------------------------|-----------------|-----|-----|-----|------|
| $I_{VLO}$          | Current consumption (1)                        |                 |     | 50  |     | nA   |
| $f_{VLO}$          | VLO frequency                                  |                 | 6   | 9.4 | 18  | kHz  |
| $df_{VLO}/d_{T}$   | VLO frequency temperature drift <sup>(2)</sup> |                 |     | 0.1 |     | %/°C |
| $df_{VLO}/dV_{CC}$ | VLO frequency supply voltage drift (3)         |                 |     | 0.2 |     | %/V  |
| DC <sub>VLO</sub>  | Duty cycle                                     | _               | 40% | 50% | 60% |      |

- Current measured on DVCC supply
- Calculated using the box method: (MAX(-40°C to 85°C) MIN(-40°C to 85°C)) / MIN(-40°C to 85°C) / (85°C (-40°C))
- Calculated using the box method: (MAX(1.62 V to 3.7 V) MIN(1.62 V to 3.7 V)) / MIN(1.62 V to 3.7 V) / (3.7 V 1.62 V)

Table 5-15 lists the characteristics of the internal-reference low-frequency oscillator (REFO) in 32.768-kHz mode.

### Table 5-15. Internal-Reference Low-Frequency Oscillator (REFO) in 32.768-kHz Mode<sup>(1)</sup>

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                                    | PARAMETER                                          | TEST CONDITIONS        | V <sub>CC</sub> | MIN | TYP    | MAX   | UNIT |
|------------------------------------|----------------------------------------------------|------------------------|-----------------|-----|--------|-------|------|
| I <sub>REFO</sub>                  | REFO current consumption (2)                       |                        |                 | 0.6 |        | μΑ    |      |
|                                    | REFO frequency calibrated                          |                        |                 | ;   | 32.768 |       | kHz  |
| f <sub>REFO</sub>                  | REFO absolute tolerance calibrated                 | $T_A = -40$ °C to 85°C |                 |     |        | ±4%   |      |
|                                    |                                                    | T <sub>A</sub> = 25°C  | 3 V             |     |        | ±1.5% |      |
| df <sub>REFO</sub> /d <sub>T</sub> | REFO frequency temperature drift <sup>(3)</sup>    |                        |                 |     | 0.012  |       | %/°C |
| $df_{REFO}/dV_{CC}$                | REFO frequency supply voltage drift <sup>(4)</sup> |                        |                 |     | 0.2    |       | %/V  |
| DC <sub>REFO</sub>                 | REFO duty cycle                                    |                        |                 | 40% | 50%    | 60%   |      |

- (1) REFO is configured to 32.768-kHz mode with REFOFSEL = 0.
- Total current measured on both AVCC and DVCC supplies. (2)
- Calculated using the box method:  $(MAX(-40^{\circ}C \text{ to } 85^{\circ}C) MIN(-40^{\circ}C \text{ to } 85^{\circ}C)) / MIN(-40^{\circ}C \text{ to } 85^{\circ}C) / (85^{\circ}C (-40^{\circ}C))$ Calculated using the box method: (MAX(1.62 V to 3.7 V) MIN(1.62 V to 3.7 V)) / MIN(1.62 V to 3.7 V) / (3.7 V 1.62 V)

Table 5-16 lists the characteristics of the internal-reference low-frequency oscillator (REFO) in 128-kHz mode.

## Table 5-16. Internal-Reference Low-Frequency Oscillator (REFO) in 128-kHz Mode<sup>(1)</sup>

|                     | PARAMETER                                          | TEST CONDITIONS        | V <sub>CC</sub> | MIN | TYP   | MAX   | UNIT |
|---------------------|----------------------------------------------------|------------------------|-----------------|-----|-------|-------|------|
| REFO                | REFO current consumption (2)                       |                        |                 |     | 1     |       | μΑ   |
| f <sub>REFO</sub>   | REFO frequency calibrated                          |                        |                 |     | 128   |       | kHz  |
|                     | REFO absolute tolerance calibrated                 | $T_A = -40$ °C to 85°C |                 |     |       | ±6%   |      |
|                     |                                                    | T <sub>A</sub> = 25°C  | 3 V             |     |       | ±1.5% |      |
| $df_{REFO}/d_{T}$   | REFO frequency temperature drift <sup>(3)</sup>    |                        |                 |     | 0.018 |       | %/°C |
| $df_{REFO}/dV_{CC}$ | REFO frequency supply voltage drift <sup>(4)</sup> |                        |                 |     | 0.4   |       | %/V  |
| $DC_{REFO}$         | REFO duty cycle                                    |                        |                 | 40% | 50%   | 60%   |      |

- REFO is configured to 128-kHz mode with REFOFSEL = 1.
- Total current measured on both AVCC and DVCC supplies.
- $Calculated \ using \ the \ box \ method: \ (MAX(-40^{\circ}C \ to \ 85^{\circ}C) MIN(-40^{\circ}C \ to \ 85^{\circ}C)) \ / \ MIN(-40^{\circ}C \ to \ 85^{\circ}C) \ / \ (85^{\circ}C (-40^{\circ}C)) \ / \ MIN(-40^{\circ}C \ to \ 85^{\circ}C)) \ / \ MIN(-40^{\circ}C \ to \ 85^{\circ}C) \ / \ (85^{\circ}C (-40^{\circ}C)) \ / \ MIN(-40^{\circ}C \ to \ 85^{\circ}C)) \ / \ MIN(-40^{\circ}C \ to \ 85^{\circ}C) \ / \ (85^{\circ}C (-40^{\circ}C)) \ / \ MIN(-40^{\circ}C \ to \ 85^{\circ}C)) \ / \ MIN(-40^{\circ}C \ to \ 85^{\circ}C) \ / \ (85^{\circ}C (-40^{\circ}C)) \ / \ MIN(-40^{\circ}C \ to \ 85^{\circ}C)) \ / \ MIN(-40^{\circ}C \ to \ 85^{\circ}C) \ / \ (85^{\circ}C (-40^{\circ}C)) \ / \ MIN(-40^{\circ}C \ to \ 85^{\circ}C)) \ / \ MIN(-40^{\circ}C \ to \ 85^{\circ}C) \ / \ (85^{\circ}C (-40^{\circ}C)) \ / \ MIN(-40^{\circ}C \ to \ 85^{\circ}C)) \ / \ MIN(-40^{\circ}C \ to \ 85^{\circ}C) \ / \ (85^{\circ}C (-40^{\circ}C)) \ / \ MIN(-40^{\circ}C \ to \ 85^{\circ}C) \ / \ MIN(-40^{$
- Calculated using the box method: (MAX(1.62 V to 3.7 V) MIN(1.62 V to 3.7 V)) / MIN(1.62 V to 3.7 V) / (3.7 V 1.62 V)

www.ti.com.cn

Table 5-17 lists the characteristics of the module oscillator (MODOSC).

#### Table 5-17. Module Oscillator (MODOSC)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                                | PARAMETER                                         | TEST CONDITIONS | V <sub>CC</sub> | MIN | TYP  | MAX | TINU     |
|--------------------------------|---------------------------------------------------|-----------------|-----------------|-----|------|-----|----------|
| I <sub>MODOSC</sub>            | Current consumption (1)                           |                 |                 |     | 50   |     | μA       |
| f <sub>MODOSC</sub>            | MODOSC frequency                                  |                 |                 | 23  | 25   | 27  | MHz      |
| df <sub>MODOSC</sub> /dT       | MODOSC frequency temperature drift <sup>(2)</sup> |                 |                 |     | 0.02 |     | %/°C     |
| df <sub>MODOSC</sub> /dV<br>CC | MODOSC frequency supply voltage drift (3)         |                 |                 |     | 0.3  |     | %/V      |
| DC <sub>MODOSC</sub>           | Duty cycle                                        |                 | _               | 40% | 50%  | 60% | <u>'</u> |

- Total current measured on both AVCC and DVCC supplies.
- Calculated using the box method:  $(MAX(-40^{\circ}C \text{ to } 85^{\circ}C) MIN(-40^{\circ}C \text{ to } 85^{\circ}C)) / MIN(-40^{\circ}C \text{ to } 85^{\circ}C) / (85^{\circ}C (-40^{\circ}C))$
- Calculated using the box method: (MAX(1.62 V to 3.7 V) MIN(1.62 V to 3.7 V)) / MIN(1.62 V to 3.7 V) / (3.7 V 1.62 V)

Table 5-18 lists the characteristics of the system oscillator (SYSOSC).

#### Table 5-18. System Oscillator (SYSOSC)

|                                | PARAMETER                                            | TEST CONDITIONS | V <sub>CC</sub> | MIN  | TYP  | MAX  | UNIT |
|--------------------------------|------------------------------------------------------|-----------------|-----------------|------|------|------|------|
| I <sub>SYSOSC</sub>            | Current consumption (1)                              |                 |                 |      | 30   |      | μΑ   |
| f <sub>SYSOSC</sub>            | SYSOSC frequency                                     |                 |                 | 4.25 | 5.0  | 5.75 | MHz  |
| df <sub>SYSOSC</sub> / dT      | SYSOSC frequency temperature drift <sup>(2)</sup>    |                 |                 |      | 0.03 |      | %/°C |
| df <sub>SYSOSC</sub> /<br>dVCC | SYSOSC frequency supply voltage drift <sup>(3)</sup> |                 |                 |      | 0.5  |      | %/V  |
| DC <sub>SYSOSC</sub>           | Duty cycle                                           |                 |                 | 40%  | 50%  | 60%  |      |

- Current measured on AVCC supply.
- Calculated using the box method:  $(MAX(-40^{\circ}C \text{ to } 85^{\circ}C) MIN(-40^{\circ}C \text{ to } 85^{\circ}C)) / MIN(-40^{\circ}C \text{ to } 85^{\circ}C) / (85^{\circ}C (-40^{\circ}C))$  Calculated using the box method: (MAX(1.62 V to 3.7 V) MIN(1.62 V to 3.7 V)) / MIN(1.62 V to 3.7 V) / (3.7 V 1.62 V)



## 5.25.5 Power Supply System

Table 5-19 lists the LDO  $V_{\text{CORE}}$  regulator characteristics.

Table 5-19. V<sub>CORE</sub> Regulator (LDO) Characteristics

|                          | PARAMETER                                                                         | TEST CONDITIONS                                      | MIN  | TYP | MAX  | UNIT |
|--------------------------|-----------------------------------------------------------------------------------|------------------------------------------------------|------|-----|------|------|
| V <sub>CORE0-HP</sub>    | Static VCORE voltage Level 0 in active and LPM0 modes                             | Device power modes AM_LDO_VCORE0, LPM0_LDO_VCORE0    | 1.12 | 1.2 | 1.28 | ٧    |
| V <sub>CORE1-HP</sub>    | Static VCORE voltage Level 1 in active and LPM0 modes                             | Device power modes AM_LDO_VCORE1,<br>LPM0_LDO_VCORE1 | 1.31 | 1.4 | 1.49 | V    |
| V <sub>CORE0-LF</sub>    | Static VCORE voltage Level 0 in low-frequency active and low frequency LPM0 modes | Device power modes AM_LF_VCORE0                      | 1.12 | 1.2 | 1.28 | V    |
| V <sub>CORE1-LF</sub>    | Static VCORE voltage Level 1 in low-frequency active and low frequency LPM0 modes | Device power modes AM_LF_VCORE1                      | 1.31 | 1.4 | 1.49 | V    |
| V <sub>CORE0-LPM34</sub> | Static VCORE voltage Level 0 in LPM3 and LPM4 modes                               | Device power modes LPM3, LPM4                        | 1.08 | 1.2 | 1.32 | ٧    |
| V <sub>CORE1-LPM34</sub> | Static VCORE voltage Level 1 in LPM3 and LPM4 modes                               | Device power modes LPM3, LPM4                        | 1.27 | 1.4 | 1.53 | ٧    |
| V <sub>CORE0-LPM35</sub> | Static VCORE voltage Level 0 in LPM3.5 mode                                       | Device power mode LPM3.5                             | 1.08 | 1.2 | 1.32 | ٧    |
| I <sub>INRUSH-ST</sub>   | Inrush current at start-up                                                        | Device power-up                                      |      |     | 200  | mA   |
| I <sub>PEAK-LDO</sub>    | Peak current drawn by LDO from DV <sub>CC</sub>                                   |                                                      |      |     | 350  | mA   |
| I <sub>SC-coreLDO</sub>  | Short circuit current limit for core LDO                                          | Measured when output is shorted to ground            |      |     | 300  | mA   |

Table 5-20 lists the DC-DC  $\ensuremath{\text{V}_{\text{CORE}}}$  regulator characteristics.

# Table 5-20. V<sub>CORE</sub> Regulator (DC-DC) Characteristics

|                          | PARAMETER                                                    | TEST CONDITIONS                                     | MIN  | TYP | MAX  | UNIT        |
|--------------------------|--------------------------------------------------------------|-----------------------------------------------------|------|-----|------|-------------|
| DV <sub>CC-DCDC</sub>    | Allowed DV <sub>CC</sub> range for DC-DC operation           | DCDC_FORCE = 1                                      | 1.8  |     | 3.7  | ٧           |
| V <sub>DCDC_SO</sub> (1) | DC-DC to LDO switch over voltage                             | dDV <sub>CC</sub> /dt = 1 V/ms, DCDC_FORCE = 0      | 1.8  |     | 2.0  | ٧           |
| V <sub>CORE0-DCDC</sub>  | Static VCORE voltage Level 0 in DC-DC high-performance modes | Device power modes AM_DCDC_VCORE0, LPM0_DCDC_VCORE0 | 1.12 | 1.2 | 1.28 | ٧           |
| V <sub>CORE1-DCDC</sub>  | Static VCORE voltage Level 1 in DC-DC high-performance modes | Device power modes AM_DCDC_VCORE1, LPM0_DCDC_VCORE1 | 1.31 | 1.4 | 1.49 | <b>&gt;</b> |
| I <sub>PEAK-DCDC</sub>   | Peak current drawn by DC-DC from DVCC                        |                                                     |      |     | 300  | mA          |
| I <sub>SC-DCDC</sub>     | Short circuit current limit for DC-DC                        | Measured when output is shorted to ground           |      |     | 500  | mA          |

<sup>(1)</sup> When  $DV_{CC}$  falls below this voltage, internally the regulator switches over to LDO from DC-DC.



Table 5-21 lists the VCCDET characteristics.

### Table 5-21. PSS, VCCDET

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                           | PARAMETER                                                       | TEST CONDITIONS                                          | MIN  | TYP  | MAX  | UNIT |
|---------------------------|-----------------------------------------------------------------|----------------------------------------------------------|------|------|------|------|
| V <sub>VCC_VCCDET</sub> - | VCCDET power-down level (trip point with falling $V_{CC}$ )     | $dDV_{CC}/d_t < 3 V/s^{(1)}$                             | 0.64 | 1.12 | 1.55 | V    |
| V <sub>VCC_VCCDET+</sub>  | VCCDET power-up level (trip point with rising V <sub>CC</sub> ) | dDV <sub>CC</sub> /d <sub>t</sub> < 3 V/s <sup>(1)</sup> | 0.70 | 1.18 | 1.59 | V    |
| V <sub>VCC_VCC_hys</sub>  | VCCDET hysteresis                                               |                                                          | 30   | 65   | 100  | mV   |

<sup>(1)</sup> The VCCDET levels are measured with a slow-changing supply. Faster slopes can result in different levels.

Table 5-22 lists the SVSMH characteristics.

### Table 5-22. PSS, SVSMH

|                        | PARAMETER                                                    | TEST CONDITIONS                                                              | MIN  | TYP  | MAX  | UNIT       |
|------------------------|--------------------------------------------------------------|------------------------------------------------------------------------------|------|------|------|------------|
| 1                      | SVSM <sub>H</sub> current consumption, low-power mode        | SVSMHOFF = 0, SVSMHLP = 1                                                    |      | 200  | 400  | nA         |
| IsvsmH                 | SVSM <sub>H</sub> current consumption, high-performance mode | SVSMHOFF = 0, SVSMHLP = 0                                                    |      | 7    | 10   | μΑ         |
|                        |                                                              |                                                                              | 1.59 | 1.64 | 1.71 |            |
|                        |                                                              |                                                                              | 1.59 | 1.64 | 1.71 |            |
|                        |                                                              | $SVSMHOFF = 0$ , $SVSMHLP = 0$ , $SVSMHTH = 2$ , $DC$ $(dDV_{CC}/dt < 1V/s)$ | 1.59 | 1.64 | 1.71 |            |
| V                      | SVSM <sub>H</sub> threshold level during                     |                                                                              | 2.0  | 2.06 | 2.12 | V          |
| V <sub>SVSMH-,HP</sub> | high-performance mode (falling DV <sub>CC</sub> )            | $SVSMHOFF = 0$ , $SVSMHLP = 0$ , $SVSMHTH = 4$ , $DC$ $(dDV_{CC}/dt < 1V/s)$ | 2.2  | 2.26 | 2.32 | V          |
|                        |                                                              |                                                                              | 2.4  | 2.47 | 2.54 |            |
|                        |                                                              | $SVSMHOFF = 0$ , $SVSMHLP = 0$ , $SVSMHTH = 6$ , $DC$ $(dDV_{CC}/dt < 1V/s)$ | 2.7  | 2.79 | 2.88 |            |
|                        |                                                              | $SVSMHOFF = 0$ , $SVSMHLP = 0$ , $SVSMHTH = 7$ , $DC (dDV_{CC}/dt < 1V/s)$   | 2.9  | 3.0  | 3.1  |            |
|                        |                                                              |                                                                              | 1.6  | 1.66 | 1.71 |            |
|                        |                                                              |                                                                              | 1.6  | 1.66 | 1.71 | ļ          |
|                        |                                                              |                                                                              | 1.6  | 1.66 | 1.71 |            |
| <b>\</b> /             | SVSM <sub>H</sub> threshold leve, high-                      |                                                                              | 2.02 | 2.07 | 2.14 | \ <i>\</i> |
| V <sub>SVSMH+,HP</sub> | performance mode (rising DV <sub>CC</sub> )                  | $SVSMHOFF = 0$ , $SVSMHLP = 0$ , $SVSMHTH = 4$ , $DC$ $(dDV_{CC}/dt < 1V/s)$ | 2.22 | 2.27 | 2.34 | V          |
|                        |                                                              |                                                                              | 2.42 | 2.48 | 2.56 |            |
|                        |                                                              | $SVSMHOFF = 0$ , $SVSMHLP = 0$ , $SVSMHTH = 6$ , $DC$ $(dDV_{CC}/dt < 1V/s)$ | 2.72 | 2.8  | 2.9  |            |
|                        |                                                              | $SVSMHOFF = 0$ , $SVSMHLP = 0$ , $SVSMHTH = 7$ , $DC (dDV_{CC}/dt < 1V/s)$   | 2.92 | 3.01 | 3.12 |            |



### Table 5-22. PSS, SVSMH (continued)

|                        | PARAMETER                                                    | TEST CONDITIONS                                                                                                                                                                   | MIN  | TYP  | MAX  | UNIT |
|------------------------|--------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
|                        |                                                              |                                                                                                                                                                                   | 1.55 | 1.62 | 1.71 |      |
|                        |                                                              | $\begin{aligned} & \text{SVSMHOFF} = 0,  \text{SVSMHLP} = 1,  \text{SVSMHTH} = 1, \\ & \text{DC}  \left( \text{dDV}_{\text{CC}} / \text{dt} < 1 \text{V/s} \right) \end{aligned}$ | 1.55 | 1.62 | 1.71 |      |
|                        |                                                              | $\begin{aligned} & \text{SVSMHOFF} = 0,  \text{SVSMHLP} = 1,  \text{SVSMHTH} = 2, \\ & \text{DC}  \left( \text{dDV}_{\text{CC}} / \text{dt} < 1 \text{V/s} \right) \end{aligned}$ | 1.55 | 1.62 | 1.71 |      |
| V                      | SVSM <sub>H</sub> threshold level, low-                      | $\begin{aligned} & \text{SVSMHOFF} = 0,  \text{SVSMHLP} = 1,  \text{SVSMHTH} = 3, \\ & \text{DC}  \left( \text{dDV}_{\text{CC}} / \text{dt} < 1 \text{V/s} \right) \end{aligned}$ | 2.0  | 2.09 | 2.18 | V    |
| $V_{SVSMH-,LP}$        | power mode (falling DV <sub>CC</sub> )                       | $\begin{aligned} & \text{SVSMHOFF} = 0,  \text{SVSMHLP} = 1,  \text{SVSMHTH} = 4, \\ & \text{DC}  \left( \text{dDV}_{\text{CC}} / \text{dt} < 1 \text{V/s} \right) \end{aligned}$ | 2.2  | 2.3  | 2.4  |      |
|                        |                                                              | $\begin{aligned} & \text{SVSMHOFF} = 0,  \text{SVSMHLP} = 1,  \text{SVSMHTH} = 5, \\ & \text{DC}  \left( \text{dDV}_{\text{CC}} / \text{dt} < 1 \text{V/s} \right) \end{aligned}$ | 2.4  | 2.51 | 2.62 |      |
|                        |                                                              |                                                                                                                                                                                   | 2.7  | 2.83 | 2.94 |      |
|                        |                                                              | $\begin{aligned} & \text{SVSMHOFF} = 0,  \text{SVSMHLP} = 1,  \text{SVSMHTH} = 7, \\ & \text{DC}  \left( \text{dDV}_{\text{CC}} / \text{dt} < 1 \text{V/s} \right) \end{aligned}$ | 2.87 | 3.0  | 3.13 |      |
| $V_{SVSMH\_hys}$       | SVSM <sub>H</sub> hysteresis                                 |                                                                                                                                                                                   |      | 15   | 30   | mV   |
| t <sub>PD,</sub> svsmh | SVS <sub>H</sub> propagation delay,<br>high-performance mode | SVSMHOFF = 0, SVSMHLP = 0, very fast $dV_{DVCC}/dt$                                                                                                                               |      | 3    | 10   | 0    |
|                        | SVS <sub>H</sub> propagation delay, low-power mode           | SVSMHOFF = 0, SVSMHLP = 1, very fast dV <sub>DVCC</sub> /dt                                                                                                                       |      | 25   | 100  | μS   |
| t <sub>(SVSMH)</sub>   | SVSM <sub>H</sub> on or off delay time                       | SVSMHOFF = 1 $\rightarrow$ 0, SVSMHLP = 0 <sup>(1)</sup>                                                                                                                          |      | 17   | 40   | μS   |

<sup>(1)</sup> If the SVSMH is kept disabled in active mode and is enabled before entering a low-power mode of the device (LPM3, LPM4, LPM3.5, or LPM4.5) care should be taken that sufficient time has elapsed since enabling of the module before entry into the device low-power mode to allow for successful wake up of the SVSMH module per the SVSMH on or off delay time specification. Otherwise, SVSMH may trip, causing the device to reset and wake up from the low-power mode.

www.ti.com.cn

### 5.25.6 Digital I/Os

Table 5-23 lists the characteristics of the digital inputs.

### Table 5-23. Digital Inputs (Applies to Both Normal and High-Drive I/Os)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                       | PARAMETER                                                                         | TEST CONDITIONS                                                                                       | V <sub>CC</sub> | MIN  | TYP | MAX  | UNIT |
|-----------------------|-----------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|-----------------|------|-----|------|------|
|                       | Desitive resident in most three held weltere                                      |                                                                                                       | 2.2 V           | 0.99 |     | 1.65 | V    |
| V <sub>IT+</sub>      | Positive-going input threshold voltage                                            |                                                                                                       | 3 V             | 1.35 |     | 2.25 | V    |
| V                     | Negative going input threshold voltage                                            |                                                                                                       | 2.2 V           | 0.55 |     | 1.21 | V    |
| V <sub>IT</sub>       | Negative-going input threshold voltage                                            |                                                                                                       | 3 V             | 0.75 |     | 1.65 | V    |
| V                     | Input voltage bysteresis (V V V                                                   |                                                                                                       | 2.2 V           | 0.32 |     | 0.84 | V    |
| V <sub>hys</sub>      | Input voltage hysteresis (V <sub>IT+</sub> – V <sub>IT-</sub> )                   |                                                                                                       | 3 V             | 0.4  |     | 1.0  | V    |
| R <sub>Pull</sub>     | Pullup or pulldown resistor                                                       | For pullup: V <sub>IN</sub> = V <sub>SS</sub> ,<br>For pulldown: V <sub>IN</sub> = V <sub>CC</sub>    |                 | 20   | 30  | 40   | kΩ   |
| $C_{I,dig}$           | Input capacitance, digital only port pins                                         | $V_{IN} = V_{SS}$ or $V_{CC}$                                                                         |                 |      | 3   |      | pF   |
| C <sub>I,ana</sub>    | Input capacitance, port pins shared with analog functions                         | $V_{IN} = V_{SS}$ or $V_{CC}$                                                                         |                 |      | 5   |      | pF   |
| I <sub>lkg,ndio</sub> | Normal I/O high-impedance input leakage current                                   | See (1)(2)                                                                                            | 2.2 V, 3 V      |      |     | ±20  | nA   |
| I <sub>Ikg,hdio</sub> | High-drive I/O high-impedance input leakage current                               | See (1)(2)                                                                                            | 2.2 V, 3 V      |      |     | ±20  | nA   |
|                       |                                                                                   | Ports with interrupt capability and without glitch filter <sup>(3)</sup>                              | 2.2 V, 3 V      | 20   |     |      |      |
| t <sub>int</sub>      | External interrupt timing (external trigger pulse duration to set interrupt flag) | Ports with interrupt capability and with glitch filter but glitch filter disabled (GLTFLT_EN = 0) (3) | 2.2 V, 3 V      | 20   |     |      | ns   |
|                       |                                                                                   | Ports with interrupt capability and with glitch filter, glitch filter enabled (GLTFTL_EN = 1) (4)     | 2.2 V, 3 V      | 0.25 |     | 1    | μs   |
| t <sub>RST</sub>      | External reset pulse duration on RSTn pin <sup>(5)</sup>                          |                                                                                                       | 2.2 V, 3 V      | 1    |     |      | μs   |

The input leakage current is measured with V<sub>SS</sub> or V<sub>CC</sub> applied to the corresponding pins, unless otherwise noted.

Not applicable if RSTn/NMI pin configured as NMI.

The input leakage of the digital port pins is measured individually. The port pin is selected for input and the pullup/pulldown resistor is disabled.

An external signal sets the interrupt flag every time the minimum interrupt pulse duration tint is met. It may be set by trigger signals shorter than t<sub>int</sub>.

A trigger pulse duration less than the MIN value is always filtered, and a trigger pulse duration more than the MAX value is always passed. The trigger pulse may or may not be filtered if the duration is between the MIN and MAX values.



Table 5-24 lists the characteristics of the normal-drive digital outputs.

#### Table 5-24. Digital Outputs, Normal I/Os

|                       | PARAMETER                                                     | TEST CONDITIONS                                                    | V <sub>cc</sub> | MIN                    | MAX                    | UNIT |
|-----------------------|---------------------------------------------------------------|--------------------------------------------------------------------|-----------------|------------------------|------------------------|------|
|                       |                                                               | $I_{(OHmax)} = -1 \text{ mA}^{(1)}$                                | 0.01/           | V <sub>CC</sub> - 0.25 | V <sub>CC</sub>        |      |
| .,                    | High-level output voltage (see 图                              | $I_{\text{(OHmax)}} = -3 \text{ mA}^{(2)}$                         | 2.2 V           | V <sub>CC</sub> - 0.60 | V <sub>CC</sub>        | V    |
| V <sub>OH</sub>       | 5-21 and 图 5-22)                                              | $I_{(OHmax)} = -2 \text{ mA}^{(1)}$                                | 201/            | V <sub>CC</sub> - 0.25 | V <sub>CC</sub>        | V    |
|                       |                                                               | $I_{\text{(OHmax)}} = -6 \text{ mA}^{(2)}$                         | 3.0 V           | V <sub>CC</sub> - 0.60 | V <sub>CC</sub>        |      |
|                       |                                                               | $I_{(OLmax)} = 1 \text{ mA}^{(1)}$                                 | 2.2 V           | V <sub>SS</sub>        | V <sub>SS</sub> + 0.25 |      |
| .,                    | Low-level output voltage (see 8                               | $I_{(OLmax)} = 3 \text{ mA}^{(2)}$                                 | 2.2 V           | V <sub>SS</sub>        | V <sub>SS</sub> + 0.60 | V    |
| V <sub>OL</sub>       | 5-19 and 图 5-20)                                              | $I_{(OLmax)} = 2 \text{ mA}^{(1)}$                                 | 201/            | V <sub>SS</sub>        | V <sub>SS</sub> + 0.25 | V    |
|                       |                                                               | $I_{(OLmax)} = 6 \text{ mA}^{(2)}$                                 | 3.0 V           | V <sub>SS</sub>        | V <sub>SS</sub> + 0.60 |      |
|                       |                                                               |                                                                    | 1.62 V          | 24                     |                        |      |
| $f_{Px.y}$            | Port output frequency (with RC load) (3)                      | $V_{CORE} = 1.4 \text{ V}, C_L = 20 \text{ pF}, R_L (4) (5)$       | 2.2 V           | 24                     |                        | MHz  |
|                       | lodd)                                                         |                                                                    | 3.0 V           | 24                     |                        |      |
|                       |                                                               |                                                                    | 1.62 V          | 40%                    | 60%                    |      |
| $d_{Px.y}$            | Port output duty cycle (with RC load)                         | $V_{CORE} = 1.4 \text{ V}, C_{L} = 20 \text{ pF}, R_{L}^{(4)}$ (5) | 2.2 V           | 40%                    | 60%                    |      |
|                       | ,                                                             |                                                                    | 3.0 V           | 45%                    | 55%                    |      |
|                       | Clock output frequency <sup>(3)</sup>                         |                                                                    | 1.62 V          | 24                     |                        |      |
| f <sub>Port_CLK</sub> |                                                               | $V_{CORE} = 1.4 \text{ V}, C_{L} = 20 \text{ pF}^{(5)}$            | 2.2 V           | 24                     |                        | MHz  |
|                       |                                                               |                                                                    | 3.0 V           | 24                     |                        |      |
|                       | Clock output duty cycle                                       | V <sub>CORE</sub> = 1.4 V, C <sub>L</sub> = 20 pF <sup>(5)</sup>   | 1.62 V          | 40%                    | 60%                    |      |
| d <sub>Port_CLK</sub> |                                                               |                                                                    | 2.2 V           | 40%                    | 60%                    |      |
|                       |                                                               |                                                                    | 3.0 V           | 45%                    | 55%                    |      |
|                       |                                                               |                                                                    | 1.62 V          |                        | 8                      |      |
| t <sub>rise,dig</sub> | Port output rise time, digital only port pins                 | C <sub>L</sub> = 20 pF <sup>(6)</sup>                              | 2.2 V           |                        | 5                      | ns   |
|                       | port pins                                                     |                                                                    | 3.0 V           |                        | 3                      |      |
|                       |                                                               |                                                                    | 1.62 V          |                        | 8                      |      |
| t <sub>fall,dig</sub> | Port output fall time, digital only port pins                 | $C_L = 20 pF^{(7)}$                                                | 2.2 V           |                        | 5                      | ns   |
|                       | port pins                                                     |                                                                    | 3.0 V           |                        | 3                      |      |
|                       |                                                               |                                                                    | 1.62 V          |                        | 8                      |      |
|                       | Port output rise time, port pins with shared analog functions | $C_L = 20 pF^{(6)}$                                                | 2.2 V           |                        | 5                      | ns   |
|                       | saroa analog ranololio                                        |                                                                    | 3.0 V           |                        | 3                      |      |
|                       |                                                               |                                                                    | 1.62 V          |                        | 8                      |      |
| t <sub>fall,ana</sub> | Port output fall time, port pins with shared analog functions | C <sub>L</sub> = 20 pF <sup>(7)</sup>                              | 2.2 V           |                        | 5                      | ns   |
|                       | with Shared analog functions                                  |                                                                    | 3.0 V           |                        | 3                      |      |

<sup>(1)</sup> The maximum total current, I<sub>(OHmax)</sub> and I<sub>(OLmax)</sub>, for all outputs combined should not exceed ±48 mA to hold the maximum voltage drop specified.

The maximum total current, I<sub>(OLmax)</sub> and I<sub>(OLmax)</sub>, for all outputs combined should not exceed ±100 mA to hold the maximum voltage drop specified.

<sup>(3)</sup> The port can output frequencies at least up to the specified limit - it might support higher frequencies.

A resistive divider with 2 x R1 and R1 =  $3.2k\Omega$  between  $V_{CC}$  and  $V_{SS}$  is used as load. The output is connected to the center tap of the divider.  $C_L$  = 20 pF is connected to the output to  $V_{SS}$ .

The output voltage reaches at least 20% and 80%  $V_{CC}$  at the specified toggle frequency. Measured between 20% of  $V_{CC}$  to 80% of  $V_{CC}$ .

Measured between 80% of V<sub>CC</sub> to 20% of V<sub>CC</sub>.



Table 5-25 lists the characteristics of the high-drive digital outputs.

#### Table 5-25. Digital Outputs, High-Drive I/Os

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                       | PARAMETER                                | TEST CONDITIONS                                                  | V <sub>CC</sub> | MIN                    | MAX             | UNIT |
|-----------------------|------------------------------------------|------------------------------------------------------------------|-----------------|------------------------|-----------------|------|
|                       |                                          | $I_{(OHmax)} = -5 \text{ mA}^{(1)}$                              | 2.2.1/          | V <sub>CC</sub> – 0.25 | $V_{CC}$        |      |
| V                     | High-level output voltage (see █         | $I_{(OHmax)} = -15 \text{ mA}^{(2)}$                             | 2.2 V           | V <sub>CC</sub> - 0.60 | $V_{CC}$        | V    |
| V <sub>OH</sub>       | 5-25 and 图 5-26)                         | $I_{(OHmax)} = -10 \text{ mA}^{(1)}$                             | 3.0 V           | V <sub>CC</sub> – 0.25 | $V_{CC}$        | V    |
|                       |                                          | $I_{(OHmax)} = -20 \text{ mA}^{(2)}$                             | 3.0 V           | V <sub>CC</sub> - 0.50 | $V_{CC}$        |      |
|                       |                                          | $I_{(OLmax)} = 5 \text{ mA}^{(1)}$                               | 2.2 V           | V <sub>SS</sub>        | $V_{SS} + 0.25$ |      |
| \/                    | Low-level output voltage (see 🛭          | $I_{(OLmax)} = 15 \text{ mA}^{(2)}$                              | 2.2 V           | V <sub>SS</sub>        | $V_{SS} + 0.60$ | V    |
| V <sub>OL</sub>       | 5-23 and 图 5-24)                         | $I_{(OLmax)} = 10 \text{ mA}^{(1)}$                              | 3.0 V           | V <sub>SS</sub>        | $V_{SS} + 0.25$ | V    |
|                       |                                          | $I_{(OLmax)} = 20 \text{ mA}^{(2)}$                              | 3.0 V           | V <sub>SS</sub>        | $V_{SS} + 0.50$ |      |
|                       |                                          |                                                                  | 1.62 V          | 24                     |                 |      |
| $f_{Px.y}$            | Port output frequency (with RC load) (3) | $V_{CORE} = 1.4 \text{ V}, C_{L} = 80 \text{ pF}, R_{L}$ (4) (5) | 2.2 V           | 24                     |                 | MHz  |
|                       |                                          |                                                                  | 3.0 V           | 24                     |                 |      |
|                       | Port output duty cycle (with RC load)    | $V_{CORE} = 1.4 \text{ V}, C_L = 80 \text{ pF}, R_L (4) (5)$     | 1.62 V          | 45%                    | 55%             |      |
| $d_{Px.y}$            |                                          |                                                                  | 2.2 V           | 45%                    | 55%             |      |
|                       |                                          |                                                                  | 3.0 V           | 45%                    | 55%             |      |
|                       |                                          | V <sub>CORE</sub> = 1.4 V, C <sub>L</sub> = 80 pF <sup>(5)</sup> | 1.62 V          | 24                     |                 |      |
| f <sub>Port_CLK</sub> | Clock output frequency(3)                |                                                                  | 2.2 V           | 24                     |                 | MHz  |
|                       |                                          |                                                                  | 3.0 V           | 24                     |                 |      |
|                       |                                          |                                                                  | 1.62 V          | 45%                    | 55%             |      |
| d <sub>Port_CLK</sub> | Clock output duty cycle                  | $V_{CORE} = 1.4 \text{ V}, C_{L} = 80 \text{ pF}^{(5)}$          | 2.2 V           | 45%                    | 55%             |      |
|                       |                                          |                                                                  | 3.0 V           | 45%                    | 55%             |      |
|                       |                                          |                                                                  | 1.62 V          |                        | 8               |      |
| t <sub>rise</sub>     | Port output rise time                    | $C_L = 80 pF^{(6)}$                                              | 2.2 V           |                        | 5               | ns   |
|                       |                                          |                                                                  | 3.0 V           |                        | 3               |      |
|                       |                                          | C <sub>L</sub> = 80 pF <sup>(7)</sup>                            | 1.62 V          |                        | 8               |      |
| t <sub>fall</sub>     | Port output fall time                    |                                                                  | 2.2 V           |                        | 5               | ns   |
|                       | 4                                        |                                                                  |                 |                        | 3               |      |

<sup>(1)</sup> The maximum total current, I<sub>(OHmax)</sub>, and I<sub>(OLmax)</sub>, for all outputs combined should not exceed ±48 mA to hold the maximum voltage drop specified.

Table 5-26 lists the frequencies of the pin-oscillator ports. See 图 5-27 and 图 5-28 for the typical characteristics graphs.

### Table 5-26. Pin-Oscillator Frequency, Ports Px

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                    | PARAMETER                | TEST CONDITIONS                   | V <sub>CC</sub> | MIN | TYP N | ΙAΧ | UNIT |
|--------------------|--------------------------|-----------------------------------|-----------------|-----|-------|-----|------|
| fo <sub>Px.y</sub> | Dia ancillator francisco | $Px.y, C_L = 10 pF^{(1)}$         | 3.0 V           |     | 1900  |     | kHz  |
|                    | Pin-oscillator frequency | Px.y, $C_L = 20 \text{ pF}^{(1)}$ | 3.0 V           |     | 1150  |     | kHz  |

(1) C<sub>L</sub> is the external load capacitance connected from the output to VSS and includes all parasitic effects such as PCB traces.

The maximum total current, I<sub>(OHmax)</sub> and I<sub>(OLmax)</sub>, for all outputs combined should not exceed ±100 mA to hold the maximum voltage drop specified.

The port can output frequencies at least up to the specified limit, and it might support higher frequencies.

A resistive divider with 2 x R1 and R1 = 3.2 kΩ between V<sub>CC</sub> and V<sub>SS</sub> is used as load. The output is connected to the center tap of the divider.  $C_L$  = 80 pF is connected to the output to  $V_{SS}$ .

The output voltage reaches at least 20% and 80% V<sub>CC</sub> at the specified toggle frequency.

Measured between 20% of V<sub>CC</sub> to 80% of V<sub>CC</sub>.

Measured between 80% of V<sub>CC</sub> to 20% of V<sub>CC</sub>.



### 5.25.6.1 Typical Characteristics, Normal-Drive I/O Outputs at 3.0 V and 2.2 V





### 5.25.6.2 Typical Characteristics, High-Drive I/O Outputs at 3.0 V and 2.2 V





### 5.25.6.3 Typical Characteristics, Pin-Oscillator Frequency





www.ti.com.cn

#### 5.25.7 Precision ADC

Table 5-27 lists the power supply and input range conditions for the ADC.

### Table 5-27. Precision ADC, Power Supply and Input Range Conditions

|                            | PARAMETER                                    | TEST CONDITIONS                                                                                                                                                  | V <sub>CC</sub>   | MIN  | NOM        | MAX  | UNIT |
|----------------------------|----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------|------------|------|------|
| AV <sub>CC</sub>           | Analog supply voltage                        | AVCC and DVCC are connected together,<br>AVSS and DVSS are connected together,<br>V(AVSS) = V(DVSS) = 0 V,<br>ADC14PWRMD = 2                                     |                   | 1.62 |            | 3.7  | V    |
| AV <sub>CC</sub>           | Analog supply voltage                        | AVCC and DVCC are connected together,<br>AVSS and DVSS are connected together,<br>V(AVSS) = V(DVSS) = 0 V,<br>ADC14PWRMD = 0                                     |                   | 1.8  |            | 3.7  | V    |
| V(Ax)                      | Analog input voltage range <sup>(1)</sup>    | All ADC analog input pins Ax                                                                                                                                     |                   | 0    |            | AVCC | ٧    |
| $V_{CM}$                   | Input common-mode range                      | All ADC analog input pins Ax (ADC14DIF = 1)                                                                                                                      |                   | 0    | VREF<br>/2 | VREF | ٧    |
| I <sub>(Precision</sub>    |                                              | f <sub>ADC14CLK</sub> = 25 MHz,                                                                                                                                  | 3.0 V             |      | 490        | 640  |      |
|                            | (2)                                          | 1 Msps (ADC14PWRMD = 0),<br>ADC14ON = 1, ADC14DIF = 0,<br>ADC14VRSEL = 0xE, REFON = 0,<br>ADC14SHT0x = 0x0, ADC14SHT1x = 0x0                                     | 2.2 V             |      | 450        | 580  |      |
| ADC) single-<br>ended mode |                                              | f <sub>ADC14CLK</sub> = 5 MHz,<br>200 ksps (ADC14PWRMD = 2),<br>ADC14ON = 1, ADC14DIF = 0,<br>ADC14VRSEL = 0xE, REFON = 0,<br>ADC14SHT0x = 0x0, ADC14SHT1x = 0x0 | 3.0 V             |      | 215        | 270  | μΑ   |
| ended mode                 |                                              |                                                                                                                                                                  | 2.2 V             |      | 210        | 260  |      |
|                            |                                              | f <sub>ADC14CLK</sub> = 25 MHz,                                                                                                                                  | 3.0 V             |      | 690        | 875  |      |
| I <sub>(Precision</sub>    | Operating supply current                     | 1 Msps (ADC14PWRMD = 0),<br>ADC14ON = 1, ADC14DIF = 1,<br>ADC14VRSEL = 0xE, REFON = 0,<br>ADC14SHT0x = 0x0, ADC14SHT1x = 0x0                                     | 2.2 V             |      | 620        | 785  | ^    |
| differential               | into AVCC and DVCC terminals (2)             | f <sub>ADC14CLK</sub> = 5 MHz,                                                                                                                                   | 3.0 V             |      | 275        | 335  | μΑ   |
| mode                       |                                              | 200 ksps (ADC14PWRMD = 2),<br>ADC14ON = 1, ADC14DIF = 1,<br>ADC14VRSEL = 0xE, REFON = 0,<br>ADC14SHT0x = 0x0, ADC14SHT1x = 0x0                                   | 2.2 V             |      | 260        | 320  |      |
| Cı                         | Input capacitance into a single terminal (3) |                                                                                                                                                                  |                   |      | 12         | 15   | pF   |
| D                          | la and MILIX ON an electrical                |                                                                                                                                                                  | 1.8 V to<br>3.7 V |      | 0.135      | 1    | l-O  |
| R <sub>I</sub>             | Input MUX ON-resistance 0 V ≤ V(Ax) ≤ AVCC   | 1.62 V to<br><1.8 V                                                                                                                                              |                   | 0.15 | 1.5        | kΩ   |      |

The analog input voltage range must be within the selected reference voltage range  $V_{R+}$  to  $V_{R-}$  for valid conversion results. The internal reference supply current is not included in current consumption parameter  $I_{\text{(Precision ADC)}}$ . Represents only the ADC switching capacitance. See the digital inputs electrical specification for internal parasitic pin capacitance.



Table 5-28 lists the timing parameters of the ADC.

#### Table 5-28. Precision ADC, Timing Parameters

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                       | PARAMETER                          | TEST CONDITIONS                                                                                       | V <sub>cc</sub> | MIN   | TYP | MAX  | UNIT     |
|-----------------------|------------------------------------|-------------------------------------------------------------------------------------------------------|-----------------|-------|-----|------|----------|
| 4                     | ADC clock frequency <sup>(1)</sup> | ADC14PWRMD = 0                                                                                        | 1.8 V to 3.7 V  | 0.128 |     | 25   | MHz      |
| f <sub>ADC14CLK</sub> | ADC clock frequency                | ADC14PWRMD = 2                                                                                        | 1.62 V to 3.7 V | 0.128 |     | 5.75 | IVI□Z    |
|                       | T Clock cycles for conversion      | ADC14RES = 11                                                                                         |                 |       | 16  |      |          |
| N                     |                                    | ADC14RES = 10                                                                                         |                 |       | 14  |      | o volo o |
| N <sub>CONVERT</sub>  |                                    | ADC14RES = 01                                                                                         |                 |       | 11  |      | cycles   |
|                       |                                    | ADC14RES = 00                                                                                         |                 |       | 9   |      |          |
| t <sub>ADC14ON</sub>  | Turnon settling time of ADC        | See (2)                                                                                               |                 |       |     | 1.5  | μs       |
| t <sub>Sample</sub>   | Sampling time (3) (4)              | $R_S = 200 \ \Omega, \ C_{pext} = 10 \ pF, \ R_I = 1 \ k\Omega, \ C_I = 15 \ pF, \ C_{pint} = 5 \ pF$ |                 | 0.215 |     |      | μs       |

- (1) MODOSC can be used for 1 Msps and SYSOSC can be used for 200 ksps sampling rate operations of ADC.
- (2) The condition is that the error in a conversion started after t<sub>ADC14ON</sub> is less than ±1 LSB. The reference and input signal are already settled.
- (3) Sampling time should be at least  $4 \times (1 / f_{ADC14CLK})$ .
- (4) t<sub>sample</sub> ≥ (n + 1) × ln(2) × [(R<sub>S</sub> + R<sub>I</sub>) × C<sub>I</sub> + R<sub>S</sub> × (C<sub>pext</sub> + C<sub>pint</sub>)], where n = ADC resolution =14, R<sub>S</sub> = external source resistance, C<sub>pext</sub> = external parasitic capacitance.

Table 5-29 lists the linearity parameters of the ADC.

## Table 5-29. Precision ADC, Linearity Parameters (1)(2)

|                | PARAMETER                          | TEST CONDITIONS       | MIN   | TYP  | MAX  | UNIT |
|----------------|------------------------------------|-----------------------|-------|------|------|------|
| Resolution     |                                    |                       |       | 14   |      | bits |
| El             | Integral linearity error (INL)     |                       |       |      | ±2.3 | LSB  |
| E <sub>D</sub> | Differential linearity error (DNL) |                       | -0.99 |      | 1    | LSB  |
| _              | Offset error                       | ADC14VRSEL = 0xE, 0xF |       | ±0.2 | ±1   | \/   |
| Eo             |                                    | ADC14VRSEL = 0x1      |       | ±1.2 | ±2   | mV   |
|                | Gain error                         | ADC14VRSEL = 0xE      |       | ±2   | ±4   |      |
| $E_G$          |                                    | ADC14VRSEL = 0xF      |       | ±20  | ±60  | LSB  |
|                |                                    | ADC14VRSEL = 0x1      |       | ±50  | ±180 |      |
|                | Total unadjusted error             | ADC14VRSEL = 0xE      |       | ±4   | ±15  |      |
| E <sub>T</sub> |                                    | ADC14VRSEL = 0xF      |       | ±22  | ±62  | LSB  |
|                |                                    | ADC14VRSEL = 0x1      |       | ±55  | ±185 |      |

<sup>(1)</sup> Minimum reference voltage of 1.45 V is necessary to meet the specified accuracy. Lower reference voltage down to 1.2 V can be applied for 1 Msps sampling rate with reduced accuracy requirements.

<sup>(2)</sup> VeREF- pin should be connected to onboard ground for ADC14VRSEL = 0xE.



Table 5-30 lists the dynamic parameters of the ADC.

# Table 5-30. Precision ADC, Dynamic Parameters<sup>(1)</sup>

|                      | PARAMETER                           | TEST CONDITIONS                                                                                         | MIN  | TYP  | MAX | UNIT |
|----------------------|-------------------------------------|---------------------------------------------------------------------------------------------------------|------|------|-----|------|
|                      |                                     | 1 Msps, ADC14DIF = 0, ADC14VRSEL = 0xE,<br>2.5-V reference, 20-kHz input sine,<br>LDO based operation   | 71   | 73   |     |      |
| SINAD <sup>(2)</sup> | Signal-to-noise and distortion      | 1 Msps, ADC14DIF = 0, ADC14VRSEL = 0xE,<br>2.5-V reference, 20-kHz input sine,<br>DC-DC based operation | 62   | 70   |     | dB   |
|                      |                                     | 1 Msps, ADC14DIF = 1, ADC14VRSEL = 0xE, 2.5-V reference, 20-kHz input sine                              | 79   | 81   |     |      |
|                      |                                     | 1 Msps, ADC14DIF = 0, ADC14VRSEL = 0xE,<br>2.5-V reference, 20-kHz input sine,<br>LDO based operation   | 11.5 | 11.8 |     |      |
| ENOB <sup>(2)</sup>  | Effective number of bits            | 1 Msps, ADC14DIF = 0, ADC14VRSEL = 0xE,<br>2.5-V reference, 20-kHz input sine,<br>DC-DC based operation | 10   | 11.3 |     | bit  |
|                      |                                     | 1 Msps, ADC14DIF = 1, ADC14VRSEL = 0xE, 2.5-V reference, 20-kHz input sine                              | 12.8 | 13.2 |     |      |
| CMRR_DC              | Common-mode rejection ratio, DC     | Common-mode input signal = 0 to VREF pp at DC, ADC14DIF = 1                                             | 70   | 85   |     | dB   |
| CMRR_AC              | Common-mode rejection ratio, AC     | Common-mode input signal = 0 to VREF pp at 1 MHz, ADC14DIF = 1                                          | 55   | 65   |     | dB   |
| DODD DC              | Power supply rejection ratio,       | $AV_{CC} = AV_{CC \text{ (min)}} \text{ to } AV_{CC \text{(max)}},$<br>ADC14DIF = 0, ADC14VRSEL = 0xE   |      | 1    | 2.5 | mV/V |
| PSRR_DC              | DC                                  | $AV_{CC} = AV_{CC \text{ (min)}} \text{ to } AV_{CC \text{(max)}},$<br>ADC14DIF = 1, ADC14VRSEL = 0xE   |      | 50   | 150 | μV/V |
| DCDD AC              | Power supply rejection ratio,<br>AC | dAV <sub>CC</sub> = 0.1 V at 1 kHz,<br>ADC14DIF = 0, ADC14VRSEL = 0xE                                   |      | 1    |     | mV/V |
| PSRR_AC              |                                     | dAV <sub>CC</sub> = 0.1 V at 1 kHz,<br>ADC14DIF = 1, ADC14VRSEL = 0xE                                   |      | 50   |     | μV/V |

<sup>(1)</sup> VeREF- pin should be connected to onboard ground for ADC14VRSEL = 0xE.

<sup>(2)</sup> ADC clock derived from HFXT oscillator.



Table 5-31 lists the characteristics of the temperature sensor and built-in  $V_{1/2}$ .

## Table 5-31. Precision ADC, Temperature Sensor and Built-In V<sub>1/2</sub>

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                              | PARAMETER                                                                  | TEST CONDITIONS                                                    | V <sub>CC</sub> | MIN | TYP | MAX | UNIT  |
|------------------------------|----------------------------------------------------------------------------|--------------------------------------------------------------------|-----------------|-----|-----|-----|-------|
| V <sub>SENSOR</sub>          | See <sup>(1)</sup> <sup>(2)</sup>                                          | ADC14ON = 1, ADC14TCMAP = 1,<br>$T_A = 0$ °C                       |                 |     | 685 |     | mV    |
| TC <sub>SENSOR</sub>         | See (2)                                                                    | ADC14ON = 1, ADC14TCMAP = 1                                        |                 |     | 1.9 |     | mV/°C |
| t <sub>SENSOR</sub> (sample) | Sample time required if ADCTCMAP = 1 and channel (MAX – 1) is selected (3) | ADC14ON = 1, ADC14TCMAP = 1,<br>Error of conversion result ≤ 1 LSB |                 | 5   |     |     | μs    |
| V <sub>1/2</sub>             | AVCC voltage divider for<br>ADC14BATMAP = 1 on MAX input<br>channel        | ADC14ON = 1, ADC14BATMAP = 1                                       |                 | 48% | 50% | 52% |       |
| t <sub>V 1/2</sub> (sample)  | Sample time required if ADC14BATMAP = 1 and channel MAX is selected (4)    | ADC14ON = 1, ADC14BMAP = 1                                         |                 | 1   |     |     | μs    |

<sup>(1)</sup> The temperature sensor offset can be as much as ±35°C. TI recommends a single-point calibration to minimize the offset error of the built-in temperature sensor.

(3) The typical equivalent impedance of the sensor is 250 k $\Omega$ . The sample time required includes the sensor-on time  $t_{SENSOR(on)}$ .

(4) The on-time  $t_{V1/2(on)}$  is included in the sampling time  $t_{V1/2(sample)}$ . No additional on time is needed.



Figure 5-29. Typical Temperature Sensor Voltage

<sup>(2)</sup> The TLV structure contains calibration values for 30°C ±3°C and 85°C ±3°C for each of the available reference voltage levels. The sensor voltage can be computed as V<sub>SENSE</sub> = TC<sub>SENSOR</sub> × (Temperature, °C) + V<sub>SENSOR</sub>, where TC<sub>SENSOR</sub> and V<sub>SENSOR</sub> can be computed from the calibration values for higher accuracy.



Table 5-32 lists the characteristics of the internal reference buffers of the ADC.

#### Table 5-32. Precision ADC, Internal Reference Buffers

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                   | PARAMETER                                                  | TEST CONDITIONS                                         | V <sub>CC</sub> | MIN | TYP | MAX | UNIT |
|-------------------|------------------------------------------------------------|---------------------------------------------------------|-----------------|-----|-----|-----|------|
| I <sub>REF+</sub> |                                                            | ADC ON, REFOUT = 0, ADC14PWRMD = 0, REFVSEL = {0, 1, 3} |                 |     | 600 | 800 |      |
|                   | Operating supply current into AVCC terminal <sup>(1)</sup> | ADC ON, REFOUT = 0, ADC14PWRMD = 2, REFVSEL = {0, 1, 3} | 3 V             |     | 200 | 300 | μΑ   |
|                   |                                                            | ADC ON, REFOUT = 1, ADC14PWRMD = 2, REFVSEL = {0, 1, 3} |                 |     | 650 | 850 |      |
| t <sub>on</sub>   | Turnon time                                                |                                                         | 3 V             |     |     | 5   | μs   |

<sup>(1)</sup> The internal reference current is supplied through terminal AVCC.

Table 5-33 lists the characteristics of the ADC external reference.

### Table 5-33. Precision ADC, External Reference

|                                               | PARAMETER                                                    | TEST CONDITIONS                                                                                                                                                                                                                          | MIN  | TYP | MAX              | UNIT |
|-----------------------------------------------|--------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|------------------|------|
| $V_{eREF+}$                                   | Positive external reference voltage input <sup>(1)</sup>     |                                                                                                                                                                                                                                          | 1.45 |     | AV <sub>CC</sub> | V    |
| $V_{eREF}$                                    | Negative external reference voltage input                    |                                                                                                                                                                                                                                          |      |     | 0                | V    |
| (V <sub>eREF+</sub> -<br>V <sub>eREF-</sub> ) | Differential external reference voltage input <sup>(1)</sup> |                                                                                                                                                                                                                                          | 1.45 |     | AV <sub>CC</sub> | V    |
| I <sub>VeREF+</sub>                           | Static input current in single-ended input mode              | $1.45 \text{ V} \le \text{V}_{\text{eREF+}} \le \text{V}_{\text{AVCC}}, \text{V}_{\text{eREF-}} = 0 \text{ V}, \\ \text{f}_{\text{ADC14CLK}} = 25 \text{ MHz}, \text{ADC14SHT0x} = 0x1, \\ \text{ADC14SHT1x} = 0x1, \text{ADC14DIF} = 0$ |      |     | ±75              | ^    |
|                                               |                                                              | $1.45 \text{ V} \le \text{V}_{\text{eREF+}} \le \text{V}_{\text{AVCC}}, \text{V}_{\text{eREF-}} = 0 \text{ V}, \\ \text{f}_{\text{ADC14CLK}} = 5 \text{ MHz}, \text{ADC14SHT0x} = 0x1, \\ \text{ADC14SHT1x} = 0x1, \text{ADC14DIF} = 0$  |      |     | ±15              | μA   |
| I <sub>VeREF+</sub>                           | Static input current in differential input mode              | $1.45 \text{ V} \le \text{V}_{\text{eREF+}} \le \text{V}_{\text{AVCC}}, \text{V}_{\text{eREF-}} = 0 \text{ V}, \\ \text{f}_{\text{ADC14CLK}} = 25 \text{ MHz}, \text{ADC14SHT0x} = 0x1, \\ \text{ADC14SHT1x} = 0x1, \text{ADC14DIF} = 1$ |      |     | ±150             |      |
|                                               |                                                              | $1.45 \text{ V} \le \text{V}_{\text{eREF+}} \le \text{V}_{\text{AVCC}}, \text{ V}_{\text{eREF-}} = 0 \text{ V}$<br>$f_{\text{ADC14CLK}} = 5 \text{ MHz}, \text{ADC14SHT0x} = 0x1, \text{ADC14SHT1x} = 0x1, \text{ADC14DIF} = 1$          |      |     | ±30              | μA   |
| C <sub>VeREF+</sub>                           | Capacitance at VeREF+ terminal                               | See (2)                                                                                                                                                                                                                                  | 5    |     |                  | μF   |

<sup>(1)</sup> Lower reference voltage down to 1.2 V can be applied for 1 Msps sampling rate with reduced accuracy requirements of linearity

Two decoupling capacitors, 5 µF and 50 nF, should be connected to VeREF+ terminal to decouple the dynamic current required for an external reference source if it is used for the Precision ADC. Also see the MSP432P4xx SimpleLink™ Microcontrollers Technical Reference Manual.



### 5.25.7.1 Typical Characteristics of ADC

typical characteristics at 3 V, 25°C, and 1-Msps sampling rate of ADC (unless otherwise specified)

































## 5.25.8 REF\_A

Table 5-34 lists the characteristics of the REF\_A built-in reference.

## Table 5-34. REF\_A, Built-In Reference (LDO Operation)

|                        | PARAMETER                                          | TEST CONDITIONS                                                                                                                                                                                                                                  | V <sub>CC</sub> | MIN   | TYP  | MAX  | UNIT       |
|------------------------|----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-------|------|------|------------|
|                        |                                                    | REFVSEL = {0} for 1.2 V, REFON = 1                                                                                                                                                                                                               | 1.62 V          |       | 1.2  | ±1%  |            |
| $V_{REF+}$             | Positive built-in reference voltage output         | REFVSEL = {1} for 1.45 V, REFON = 1                                                                                                                                                                                                              | 1.75 V          |       | 1.45 | ±1%  | V          |
|                        | voltage output                                     | REFVSEL = {3} for 2.5 V, REFON = 1                                                                                                                                                                                                               | 2.8 V           |       | 2.5  | ±1%  |            |
|                        | AVCC minimum voltage,                              | REFVSEL = {0} for 1.2 V                                                                                                                                                                                                                          |                 | 1.62  |      |      |            |
| AV <sub>CC(min)</sub>  | Positive built-in reference                        | REFVSEL = {1} for 1.45 V                                                                                                                                                                                                                         |                 | 1.75  |      |      | V          |
|                        | active                                             | REFVSEL = {3} for 2.5 V                                                                                                                                                                                                                          |                 | 2.8   |      |      |            |
| I <sub>REF+</sub>      | Operating supply current into AVCC terminal (1)    | REFON = 1                                                                                                                                                                                                                                        | 3 V             |       | 15   | 20   | μA         |
| I <sub>O(VREF+)</sub>  | VREF maximum load current,<br>VREF+ terminal       | REFVSEL = $\{0, 1, 3\}$ ,<br>AV <sub>CC</sub> = AV <sub>CC (min)</sub> for each reference level,<br>REFON = REFOUT = 1                                                                                                                           |                 | -1000 |      | +10  | μA         |
| I <sub>L(VREF+)</sub>  | Load-current regulation,<br>VREF+ terminal         | REFVSEL = $\{0, 1, 3\}$ ,<br>$I(VREF+) = +10 \mu A \text{ or } -1000 \mu A$ ,<br>$AV_{CC} = AV_{CC \ (min)}$ for each reference level,<br>REFON = REFOUT = 1                                                                                     |                 |       |      | 2500 | μV/mA      |
| C <sub>VREF±</sub>     | Capacitance at VREF+, VREF- terminals              | REFON = REFOUT = 1                                                                                                                                                                                                                               |                 | 0     |      | 100  | pF         |
| PSRR_DC<br>REFOUT0     | Power supply rejection ratio (DC) after ADC buffer | $AV_{CC} = AV_{CC \text{ (min)}}$ for each reference level,<br>REFVSEL = {0, 1, 3}, REFON = 1,<br>REFOUT = 0                                                                                                                                     |                 |       | 50   | 350  | μV/V       |
| PSRR_DC<br>REFOUT1     | Power supply rejection ratio (DC) after ADC buffer | $AV_{CC} = AV_{CC \text{ (min)}}$ for each reference level,<br>REFVSEL = {0, 1, 3}, REFON = 1,<br>REFOUT = 1                                                                                                                                     |                 |       | 50   | 250  | μV/V       |
| PSRR_AC<br>REFOUT0     | Power supply rejection ratio (AC) after ADC buffer | $\begin{array}{l} {\sf AV_{CC}} = {\sf AV_{CC}} \ \ ({\sf min}) \ \ \text{for each reference level}, \\ {\sf dAVCC} = 0.1 \ \ {\sf V} \ \ \text{at 1 kHz}, \\ {\sf REFVSEL} = \{0,\ 1,\ 3\}, \ {\sf REFON} = 1, \\ {\sf REFOUT} = 0 \end{array}$ |                 |       | 2    | 10   | mV/V       |
| PSRR_AC<br>REFOUT1     | Power supply rejection ratio (AC) after ADC buffer | $\begin{array}{l} {\sf AV_{CC}} = {\sf AV_{CC}} \ \ ({\sf min}) \ \ \text{for each reference level}, \\ {\sf dAVCC} = 0.1 \ \ {\sf V} \ \ \text{at 1 kHz}, \\ {\sf REFVSEL} = \{0,\ 1,\ 3\}, \ {\sf REFON} = 1, \\ {\sf REFOUT} = 1 \end{array}$ |                 |       | 2    | 5    | mV/V       |
| TC <sub>REF+</sub> (2) | Temperature coefficient of built-in reference      | REFVSEL = $\{0, 1, 3\}$ , REFON = 1,<br>T <sub>A</sub> = $-40^{\circ}$ C to 85°C                                                                                                                                                                 |                 |       | 25   | 60   | ppm/°<br>C |
| t <sub>SETTLE</sub>    | Settling time of reference voltage (3)             | $\begin{array}{l} \text{AV}_{\text{CC}} = \text{AV}_{\text{CC} \; (\text{min})} \; \text{to} \; \text{AV}_{\text{CC}(\text{max})}, \\ \text{REFVSEL} = \{0,  1,  3\}, \; \text{REFON} = 0 \rightarrow 1 \end{array}$                             |                 |       | 70   | 80   | μs         |

The internal reference current is supplied from terminal AVCC. Calculated using the box method: (MAX( $-40^{\circ}$ C to 85°C) – MIN( $-40^{\circ}$ C to 85°C)) / MIN( $-40^{\circ}$ C to 85°C)/(85°C – ( $-40^{\circ}$ C)). The condition is that the error in a ADC conversion started after t<sub>SETTLE</sub> is less than ±0.5 LSB.

# 5.25.9 Comparator\_E

Table 5-35 lists the characteristics of the comparator.

## Table 5-35. Comparator\_E

| P                      | ARAMETER                                                | TEST CONDITIONS                                                     | V <sub>CC</sub> | MIN  | TYP | MAX   | UNIT |
|------------------------|---------------------------------------------------------|---------------------------------------------------------------------|-----------------|------|-----|-------|------|
| $V_{CC}$               | Supply voltage                                          |                                                                     |                 | 1.62 |     | 3.7   | V    |
|                        |                                                         | CEPWRMD = 00, CEON = 1,<br>CERSx = 00 (fast)                        | 2.2 V, 3 V      |      | 10  | 15    |      |
|                        | Comparator operating supply current into AVCC, Excludes | CEPWRMD = 01, CEON = 1,<br>CERSx = 00 (medium)                      | 2.2 V, 3 V      |      | 8   | 10    |      |
| IAVCC_COMP             | reference resistor ladder                               | CEPWRMD = 10, CEON = 1,<br>CERSx = 00 (slow), T <sub>A</sub> = 30°C | 2.2 V, 3 V      |      |     | 0.5   | μΑ   |
|                        |                                                         | CEPWRMD = 10, CEON = 1,<br>CERSx = 00 (slow), T <sub>A</sub> = 85°C | 2.2 V, 3 V      |      |     | 0.5   |      |
|                        | Quiescent current of resistor ladder into               | CEREFACC = 0, CEREFLx = 01,<br>CERSx = 10, REFON = 0, CEON = 0      | 2.2 V, 3 V      |      | 25  | 35    |      |
| I <sub>AVCC_REF</sub>  | AVCC, Includes<br>REF_A module<br>current               | CEREFACC = 1, CEREFLx = 01,<br>CERSx = 10, REFON = 0, CEON = 0      | 2.2 V, 3 V      |      | 10  | 15    | μΑ   |
|                        |                                                         | CERSx = 11, CEREFLx = 01,<br>CEREFACC = 0                           | 1.62 V          | 1.17 | 1.2 | 1.23  |      |
|                        |                                                         | CERSx = 11, CEREFLx = 10,<br>CEREFACC = 0                           | 2.2 V           | 1.95 | 2.0 | 2.05  |      |
| .,                     | Reference voltage                                       | CERSx = 11, CEREFLx = 11,<br>CEREFACC = 0                           | 2.7 V           | 2.40 | 2.5 | 2.60  | .,   |
| $V_{REF}$              | level                                                   | CERSx = 11, CEREFLx = 01,<br>CEREFACC = 1                           | 1.62 V          | 1.15 | 1.2 | 1.23  | V    |
|                        |                                                         | CERSx = 11, CEREFLx = 10,<br>CEREFACC = 1                           | 2.2 V           | 1.92 | 2.0 | 2.05  |      |
|                        |                                                         | CERSx = 11, CEREFLx = 11,<br>CEREFACC = 1                           | 2.7 V           | 2.4  | 2.5 | 2.6   |      |
| $V_{\text{IC}}$        | Common mode input range                                 |                                                                     |                 | 0    |     | VCC-1 | V    |
|                        |                                                         | CEPWRMD = 00                                                        |                 | -10  |     | +10   |      |
| $V_{OFFSET}$           | Input offset voltage                                    | CEPWRMD = 01                                                        |                 | -20  |     | +20   | mV   |
|                        |                                                         | CEPWRMD = 10                                                        |                 | -20  |     | +20   |      |
|                        | Innut conscitones                                       | CEPWRMD = 00 or CEPWRMD = 01                                        |                 |      | 8   |       | ~F   |
| C <sub>IN</sub>        | Input capacitance                                       | CEPWRMD = 10                                                        |                 |      | 8   |       | pF   |
| D                      | Series input                                            | On (switch closed)                                                  |                 |      | 2   | 4     | kΩ   |
| R <sub>SIN</sub>       | resistance                                              | Off (switch open)                                                   |                 | 50   |     |       | МΩ   |
|                        |                                                         | CEPWRMD = 00, CEF = 0,<br>Overdrive ≥ 20 mV                         |                 |      | 330 | 550   | no   |
| t <sub>PD</sub>        | Propagation delay, response time                        | CEPWRMD = 01, CEF = 0,<br>Overdrive ≥ 20 mV                         |                 |      | 410 | 650   | ns   |
|                        |                                                         | CEPWRMD = 10, CEF = 0,<br>Overdrive ≥ 20 mV                         |                 |      |     | 30    | μs   |
|                        |                                                         | CEPWRMD = 00 or 01, CEF = 1,<br>Overdrive ≥ 20 mV, CEFDLY = 00      |                 |      | 0.6 | 0.9   |      |
| •                      | Propagation delay                                       | CEPWRMD = 00 or 01, CEF = 1,<br>Overdrive ≥ 20 mV, CEFDLY = 01      |                 |      | 1.1 | 1.6   |      |
| t <sub>PD,filter</sub> | with filter active                                      | CEPWRMD = 00 or 01, CEF = 1,<br>Overdrive ≥ 20 mV, CEFDLY = 10      |                 |      | 2   | 3     | μs   |
|                        |                                                         | CEPWRMD = 00 or 01, CEF = 1,<br>Overdrive ≥ 20 mV, CEFDLY = 11      |                 |      | 4   | 6     |      |



# Table 5-35. Comparator\_E (continued)

| P                        | ARAMETER                                    | TEST CONDITIONS                                                                                               | V <sub>CC</sub> | MIN                        | TYP                      | MAX                        | UNIT |
|--------------------------|---------------------------------------------|---------------------------------------------------------------------------------------------------------------|-----------------|----------------------------|--------------------------|----------------------------|------|
|                          |                                             | CEON = 0 to 1, CEPWRMD = 00,<br>VIN+, VIN- from pins,<br>Overdrive ≥ 20 mV                                    |                 |                            | 0.8                      | 1                          |      |
| t <sub>EN_CMP</sub>      | Comparator enable time                      | CEON = 0 to 1, CEPWRMD = 01,<br>VIN+, VIN- from pins,<br>Overdrive ≥ 20 mV                                    |                 |                            | 0.9                      | 1.2                        | μs   |
|                          |                                             | CEON = 0 to 1, CEPWRMD = 10,<br>VIN+, VIN- from pins,<br>Overdrive ≥ 20 mV                                    |                 |                            | 15                       | 25                         |      |
|                          |                                             | CEON = 0 to 1, CEPWRMD = 00,<br>CEREFLx = 10, CERSx = 11,<br>REFON = 0, Overdrive ≥ 20 mV                     |                 |                            | 90                       | 120                        |      |
|                          |                                             | CEON = 0 to 1, CEPWRMD = 01,<br>CEREFLx = 10, CERSx = 11,<br>REFON = 0, Overdrive ≥ 20 mV                     |                 |                            | 90                       | 120                        |      |
|                          | Comparator and                              | CEON = 0 to 1, CEPWRMD = 10,<br>CEREFLx = 10, CERSx = 11,<br>REFON = 0, Overdrive ≥ 20 mV                     |                 |                            | 90                       | 120                        |      |
| t <sub>EN_CMP_VREF</sub> | reference ladder and                        | CEON = 0 to 1, CEPWRMD = 00,<br>CEREFLx = 10, CERSx = 10,<br>REFON = 0, CEREF0/1 = 0x0F,<br>Overdrive ≥ 20 mV |                 |                            | 90                       | 180                        | μs   |
|                          |                                             | CEON = 0 to 1, CEPWRMD = 01,<br>CEREFLx = 10, CERSx = 10,<br>REFON = 0, CEREF0/1 = 0x0F,<br>Overdrive ≥ 20 mV |                 |                            | 90                       | 180                        |      |
|                          |                                             | CEON = 0 to 1, CEPWRMD = 10,<br>CEREFLx = 10, CERSx = 10,<br>REFON = 0, CEREF0/1 = 0x0F,<br>Overdrive ≥ 20 mV |                 |                            | 90                       | 180                        |      |
|                          |                                             | CEON = 0 to 1, CEPWRMD = 00,<br>CEREFLX = 10, CERSX = 10,<br>REFON = 1, CEREF0/1 = 0x0F,<br>Overdrive ≥ 20 mV |                 |                            | 1.5                      | 2                          |      |
| t <sub>EN_CMP_RL</sub>   | Comparator and reference ladder enable time | CEON = 0 to 1, CEPWRMD = 01,<br>CEREFLx = 10, CERSx = 10,<br>REFON = 1, CEREF0/1 = 0x0F,<br>Overdrive ≥ 20 mV |                 |                            | 1.5                      | 2                          | μs   |
|                          |                                             | CEON = 0 to 1, CEPWRMD = 10,<br>CEREFLX = 10, CERSX = 10,<br>REFON = 1, CEREF0/1 = 0x0F,<br>Overdrive ≥ 20 mV |                 |                            | 15                       | 25                         |      |
| V <sub>CMP_REF</sub>     | Reference voltage for a given tap           | VIN = reference into resistor ladder,<br>n = 0 to 31                                                          |                 | VIN x<br>(n + 0.9)<br>/ 32 | VIN ×<br>(n + 1)<br>/ 32 | VIN x<br>(n + 1.1)<br>/ 32 | V    |

#### www.ti.com.cn

#### 5.25.10 eUSCI

Table 5-36 lists the supported clock frequencies of the eUSCI in UART mode.

### Table 5-36. eUSCI (UART Mode) Clock Frequency

|                     | PARAMETER                   | TEST CONDITIONS                       | VCORE | VCC | MIN | MAX | UNIT    |
|---------------------|-----------------------------|---------------------------------------|-------|-----|-----|-----|---------|
|                     |                             | Internal: SMCLK,                      | 1.2 V |     |     | 12  |         |
| f <sub>eUSCI</sub>  | eUSCI input clock frequency | External: UCLK, Duty cycle = 50% ±10% | 1.4 V |     |     | 24  | MHz     |
|                     | BITCLK clock frequency      |                                       | 1.2 V |     |     | 5   | N 41 1- |
| f <sub>BITCLK</sub> | (equals baud rate in MBaud) |                                       | 1.4 V |     |     | 7   | MHz     |

Table 5-37 lists the characteristics of the eUSCI in UART mode.

## Table 5-37. eUSCI (UART Mode) Switching Characteristics

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                | PARAMETER                                 | TEST CONDITIONS | V <sub>CC</sub> | MIN | TYP MAX | UNIT |
|----------------|-------------------------------------------|-----------------|-----------------|-----|---------|------|
| t <sub>t</sub> |                                           | UCGLITx = 0     |                 | 5   | 20      |      |
|                | UART receive deglitch time <sup>(1)</sup> | UCGLITx = 1     |                 | 20  | 60      |      |
|                |                                           | UCGLITx = 2     |                 | 30  | 100     | ns   |
|                |                                           | UCGLITx = 3     |                 | 50  | 150     |      |

Pulses on the UART receive input (UCxRX) that are shorter than the UART receive deglitch time are suppressed. Thus the selected deglitch time can limit the maximum useable baud rate. To ensure that pulses are correctly recognized, their duration should exceed the maximum specification of the deglitch time.

Table 5-38 lists the supported clock frequencies of the eUSCI in SPI master mode.

## Table 5-38. eUSCI (SPI Master Mode) Clock Frequency

|                    | PARAMETER                   | CONDITIONS            |               | V <sub>CC</sub> | MIN | TYP | MAX | UNIT    |
|--------------------|-----------------------------|-----------------------|---------------|-----------------|-----|-----|-----|---------|
| f <sub>eUSCI</sub> | eUSCI input clock frequency | SMCLK,                | VCORE = 1.2 V |                 |     |     | 12  | N 41 1- |
|                    |                             | Duty cycle = 50% ±10% | VCORE = 1.4 V |                 |     |     | 24  | MHz     |



Table 5-39 lists the characteristics of the eUSCI in SPI master mode.

#### Table 5-39. eUSCI (SPI Master Mode)

|                       | PARAMETER                                | TEST CONDITIONS                   | V <sub>CORE</sub> | V <sub>CC</sub> | MIN | MAX | UNIT   |
|-----------------------|------------------------------------------|-----------------------------------|-------------------|-----------------|-----|-----|--------|
| t <sub>STE,LEAD</sub> | STE lead time, STE active to clock       | UCSTEM = 1,<br>UCMODEx = 01 or 10 |                   |                 | 1   |     | UCxCLK |
| t <sub>STE,LAG</sub>  | STE lag time, Last clock to STE inactive | UCSTEM = 1,<br>UCMODEx = 01 or 10 |                   |                 | 1   |     | cycles |
| 4                     | STE access time, STE active to SIMO      | UCSTEM = 0,                       |                   | 1.62 V          |     | 30  | no     |
| t <sub>STE,ACC</sub>  | data out                                 | UCMODEx = 01 or 10                |                   | 3.7 V           |     | 20  | ns     |
|                       | STE disable time, STE inactive to SIMO   | UCSTEM = 0,                       |                   | 1.62 V          |     | 20  | ns     |
| t <sub>STE,DIS</sub>  | high impedance                           | UCMODEx = 01 or 10                |                   | 3.7 V           |     | 15  | 115    |
|                       | COMI input data actus time               |                                   | 1.2 V             | 1.62 V          | 45  |     |        |
| t <sub>SU,MI</sub>    | SOMI input data setup time               |                                   | 1.4 V             | 3.7 V           | 30  |     | ns     |
|                       | COMI in root data hald time              |                                   |                   | 1.62 V          | 0   |     |        |
| t <sub>HD,MI</sub>    | SOMI input data hold time                |                                   |                   | 3.7 V           | 0   |     | ns     |
|                       | 201A2                                    | UCLK edge to SIMO valid,          |                   | 1.62 V          |     | 14  |        |
| t <sub>VALID,MO</sub> | SIMO output data valid time (2)          | C <sub>L</sub> = 20 pF            |                   | 3.7 V           |     | 7   | ns     |
|                       | CINAC system to data in additions (3)    | 0 20 = 5                          |                   | 1.62 V          | 0   |     |        |
| t <sub>HD,MO</sub>    | SIMO output data hold time (3)           | $C_L = 20 \text{ pF}$             |                   | 3.7 V           | 0   |     | ns     |

 $f_{UCXCLK} = 1/(2t_{LO/HI}) \ \ with \ t_{LO/HI} = MAX(t_{VALID,MO(eUSCI)} + t_{SU,SI(Slave)}, \ t_{SU,MI(eUSCI)} + t_{VALID,SO(Slave)})$  For the slave parameters  $t_{SU,SI(Slave)}$  and  $t_{VALID,SO(Slave)}$ , see the SPI parameters of the attached slave. Specifies the time to drive the next valid data to the SIMO output after the output changing UCLK clock edge. See the timing diagrams

in Figure 5-69 and Figure 5-70.

Specifies how long data on the SIMO output is valid after the output changing UCLK clock edge. Negative values indicate that the data on the SIMO output can become invalid before the output changing clock edge observed on UCLK. See the timing diagrams in Figure 5-69 and Figure 5-70.



Figure 5-69. SPI Master Mode, CKPH = 0



Figure 5-70. SPI Master Mode, CKPH = 1



Table 5-40 lists the characteristics of the eUSCI in SPI slave mode.

### Table 5-40. eUSCI (SPI Slave Mode)

|                       | PARAMETER                                    | TEST CONDITIONS          | V <sub>CC</sub> | MIN | MAX | UNIT |
|-----------------------|----------------------------------------------|--------------------------|-----------------|-----|-----|------|
|                       | CTE land time. CTE active to alask           |                          | 1.62 V          | 45  |     |      |
| t <sub>STE,LEAD</sub> | STE lead time, STE active to clock           |                          | 3.7 V           | 20  |     | ns   |
|                       | CTT log time. Lost clock to CTT inactive     |                          | 1.62 V          | 1   |     | 20   |
| t <sub>STE,LAG</sub>  | STE lag time, Last clock to STE inactive     |                          | 3.7 V           | 1   |     | ns   |
| +                     | STE access time. STE active to SOMI data out |                          | 1.62 V          |     | 25  | 20   |
| t <sub>STE,ACC</sub>  | STE access time, STE active to SOMI data out |                          | 3.7 V           |     | 15  | ns   |
|                       | STE disable time, STE inactive to SOMI high  |                          | 1.62 V          |     | 18  |      |
| t <sub>STE,DIS</sub>  | ,DIS impedance                               |                          | 3.7 V           |     | 14  | ns   |
|                       | CIMO input data actua tima                   |                          | 1.62 V          | 3   |     | 20   |
| t <sub>SU,SI</sub>    | SIMO input data setup time                   |                          | 3.7 V           | 2   |     | ns   |
|                       | CIMO in most data hald time                  |                          | 1.62 V          | 0   |     |      |
| t <sub>HD,SI</sub>    | SIMO input data hold time                    |                          | 3.7 V           | 0   |     | ns   |
|                       | SOMI output data valid time (2)              | UCLK edge to SOMI valid, | 1.62 V          |     | 35  | 20   |
| t <sub>VALID,SO</sub> | Solvii output data valid time 7              | $C_L = 20 \text{ pF}$    | 3.7 V           |     | 18  | ns   |
|                       | SOMI output data hold time <sup>(3)</sup>    | C - 20 pF                | 1.62 V          | 10  |     | 20   |
| t <sub>HD,SO</sub>    | Solvii output data noid time (9)             | $C_L = 20 \text{ pF}$    | 3.7 V           | 6   |     | ns   |

- $f_{UCXCLK} = 1/(2t_{LO/HI}) \ \ with \ t_{LO/HI} \ge MAX(t_{VALID,MO(Master)} + t_{SU,SI(eUSCI)}, \ t_{SU,MI(Master)} + t_{VALID,SO(eUSCI)})$  For the master parameters  $t_{SU,MI(Master)}$  and  $t_{VALID,MO(Master)}$ , see the SPI parameters of the attached master. Specifies the time to drive the next valid data to the SOMI output after the output changing UCLK clock edge. See the timing diagrams (1)
- in Figure 5-71 and Figure 5-72.
- Specifies how long data on the SOMI output is valid after the output changing UCLK clock edge. See the timing diagrams in Figure 5-71 and Figure 5-72.



Figure 5-71. SPI Slave Mode, CKPH = 0



Figure 5-72. SPI Slave Mode, CKPH = 1



Table 5-41 lists the supported clock frequencies of the eUSCI in I<sup>2</sup>C mode.

# Table 5-41. eUSCI (I<sup>2</sup>C Mode) Clock Frequency

|                    | PARAMETER           | TEST CONDITIONS                       | V <sub>CORE</sub> | V <sub>cc</sub> | MIN | MAX | UNIT |
|--------------------|---------------------|---------------------------------------|-------------------|-----------------|-----|-----|------|
|                    | eUSCI input clock   | Internal: SMCLK,                      | 1.2 V             |                 |     | 12  | l    |
| f <sub>eUSCI</sub> | frequency           | External: UCLK, Duty cycle = 50% ±10% | 1.4 V             |                 |     | 24  | MHz  |
| f <sub>SCL</sub>   | SCL clock frequency |                                       |                   |                 |     | 1   | MHz  |

Table 5-42 lists the characteristics of the eUSCI in I<sup>2</sup>C mode.

## Table 5-42. eUSCI (I<sup>2</sup>C Mode)

|                     | PARAMETER                                            | TEST CONDITIONS             | MIN | TYP | MAX | UNIT |
|---------------------|------------------------------------------------------|-----------------------------|-----|-----|-----|------|
|                     |                                                      | f <sub>SCL</sub> = 100 kHz  | 5.5 |     |     |      |
| t <sub>HD,STA</sub> | Hold time (repeated) START                           | f <sub>SCL</sub> = 400 kHz  | 1.5 |     |     | μs   |
|                     |                                                      | f <sub>SCL</sub> = 1 MHz    | 0.6 |     |     |      |
|                     |                                                      | $f_{SCL} = 100 \text{ kHz}$ | 5.5 |     |     |      |
| $t_{SU,STA}$        | Setup time for a repeated START                      | $f_{SCL} = 400 \text{ kHz}$ | 1.5 |     |     | μs   |
|                     |                                                      | f <sub>SCL</sub> = 1 MHz    | 0.6 |     |     |      |
|                     |                                                      | $f_{SCL} = 100 \text{ kHz}$ | 80  |     |     |      |
| $t_{HD,DAT}$        | Data hold time                                       | $f_{SCL} = 400 \text{ kHz}$ | 80  |     |     | ns   |
|                     |                                                      | $f_{SCL} = 1 \text{ MHz}$   | 80  |     |     |      |
|                     |                                                      | $f_{SCL} = 100 \text{ kHz}$ | 5.5 |     |     |      |
| t <sub>SU,DAT</sub> | Data setup time                                      | $f_{SCL} = 400 \text{ kHz}$ | 1.5 |     |     | μs   |
|                     |                                                      | f <sub>SCL</sub> = 1 MHz    | 0.6 |     |     |      |
|                     |                                                      | $f_{SCL} = 100 \text{ kHz}$ | 5.5 |     |     |      |
| t <sub>SU,STO</sub> | Setup time for STOP                                  | $f_{SCL} = 400 \text{ kHz}$ | 1.5 |     |     | μs   |
|                     |                                                      | f <sub>SCL</sub> = 1 MHz    | 0.6 |     |     |      |
|                     |                                                      | UCGLITx = 0                 | 50  |     | 120 |      |
|                     | Dulas duration of anilyse suppressed by input filter | UCGLITx = 1                 | 25  |     | 60  |      |
| t <sub>SP</sub>     | Pulse duration of spikes suppressed by input filter  | UCGLITx = 2                 | 10  |     | 35  | ns   |
|                     |                                                      | UCGLITx = 3                 | 5   |     | 20  |      |
|                     |                                                      | UCCLTOx = 1                 |     | 27  |     |      |
| $t_{TIMEOUT}$       | Clock low time-out                                   | UCCLTOx = 2                 |     | 30  |     | ms   |
|                     |                                                      | UCCLTOx = 3                 |     | 33  |     |      |



Figure 5-73. I<sup>2</sup>C Mode Timing

### 5.25.11 Timers

Table 5-43 lists the characteristics of Timer\_A.

### Table 5-43. Timer\_A

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                     | PARAMETER                     | TEST CONDITIONS                                                       | V <sub>CORE</sub> | V <sub>cc</sub> | MIN | MAX | UNIT |
|---------------------|-------------------------------|-----------------------------------------------------------------------|-------------------|-----------------|-----|-----|------|
|                     |                               | Internal: SMCLK                                                       | 1.2 V             |                 |     | 12  |      |
| f <sub>TA</sub>     | Timer_A input clock frequency | External: TACLK Duty cycle = 50% ±10%                                 | 1.4 V             |                 |     | 24  | MHz  |
| t <sub>TA,cap</sub> | Timer_A capture timing        | All capture inputs,<br>Minimum pulse duration required<br>for capture |                   |                 | 20  |     | ns   |

Table 5-44 lists the characteristics of Timer32.

### Table 5-44. Timer32

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                                                  | PARAMETER                                     | TEST CONDITIONS | V <sub>CORE</sub> | V <sub>CC</sub> | MIN MAX | UNIT    |
|--------------------------------------------------|-----------------------------------------------|-----------------|-------------------|-----------------|---------|---------|
| f <sub>T32</sub> Timer32 operating clock frequen | Time and a manatine and all free even and (1) |                 | 1.2 V             |                 | 24      | N 41 1- |
|                                                  | Timer32 operating clock frequency             |                 | 1.4 V             |                 | 48      | MHz     |

(1) Timer32 operates on the same clock as the Cortex-M4 CPU.



#### 5.25.12 **Memories**

Table 5-45 lists the general characteristics of the flash memory.

## Table 5-45. Flash Memory

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                                                                  |                                                                                  | ,     |     |        |
|------------------------------------------------------------------|----------------------------------------------------------------------------------|-------|-----|--------|
|                                                                  | PARAMETER                                                                        | MIN   | MAX | UNIT   |
| DVCC <sub>PGM/ERS</sub> Supply voltage for program or erase      |                                                                                  | 1.62  | 3.7 | V      |
| I <sub>PGM/ERS</sub> , PEAK                                      | I <sub>PGM/ERS, PEAK</sub> Peak supply current from DVCC during program or erase |       | 10  | mA     |
| N <sub>Endurance</sub> Program or erase endurance <sup>(1)</sup> |                                                                                  | 20000 |     | cycles |
| t <sub>Retention</sub>                                           | Data retention duration                                                          | 20    |     | years  |

<sup>(1)</sup> Program or erase cycle for a bit is defined as the value of bit changing from 1 to 0 to 1.

Table 5-46 lists the characteristics of the flash operations using MSP432 peripheral driver libraries.

## Table 5-46. Flash Operations Using MSP432 Peripheral Driver Libraries (1)

|                                  | PARAMETER                                                                              | TEST CONDITIONS                                                                                                              | MIN | TYP | MAX                  | UNIT |
|----------------------------------|----------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|-----|-----|----------------------|------|
| t <sub>PGM_API</sub> , Word      | Program time for 32-bit data using ROM_FlashCtl_programMemory() API                    | VCORE = 1.4 V, MCLK = 48 MHz                                                                                                 |     | 40  | 275                  | μs   |
| t <sub>PGM_API</sub> , Sector    | Program time for 4KB of data (one sector) using ROM_FlashCtl_programMemory() API       | VCORE = 1.4 V, MCLK = 48 MHz                                                                                                 |     | 4.5 | 71                   | ms   |
|                                  | Control serve time a valid                                                             | VCORE = 1.4 V, MCLK = 48 MHz,<br>Number of erase or program cycles <1k                                                       |     | 9   | 309 <sup>(2)</sup>   |      |
| t <sub>ERS_API</sub> , Sector    | Sector erase time using ROM_FlashCtl_eraseSector() API                                 | VCORE = 1.4 V, MCLK = 48 MHz,<br>Number of erase or program cycles >1k<br>and <20k                                           |     | 9   | 3035 <sup>(2)</sup>  | ms   |
|                                  | Mass erase time using                                                                  | VCORE = 1.4 V, MCLK = 48 MHz,<br>Number of erase or program cycles <1k,<br>MSP432P401R devices with 256KB of<br>flash memory |     | 12  | 19800 <sup>(3)</sup> |      |
| <sup>†</sup> ERS_API, Mass-Erase | ROM_FlashCtl_performMassErase() API                                                    | VCORE = 1.4 V, MCLK = 48 MHz,<br>Number of erase or program cycles <1k,<br>MSP432P401M devices with 128KB of<br>flash memory |     | 12  | 9900 <sup>(3)</sup>  | ms   |
| I <sub>AVGPGM_API</sub>          | Average supply current from DVCC during program using ROM_FlashCtl_programMemory() API | VCORE = 1.2 V, MCLK = 3 MHz                                                                                                  |     | 5   | 7                    | mA   |
| I <sub>AVGERS_API</sub>          | Average supply current from DVCC during erase using ROM_FlashCtl_eraseSector() API     | VCORE = 1.2 V, MCLK = 3 MHz                                                                                                  |     | 2   | 3                    | mA   |

<sup>(1)</sup> MSP432 peripheral driver libraries executed from ROM.

<sup>(2)</sup> The maximum value is theoretically calculated by multiplying the typical value by N<sub>MAX\_ERS</sub> for the specific erase or program endurance.

<sup>(3)</sup> The maximum value is theoretically calculated by multiplying the typical value by N<sub>MAX\_ERS</sub> for the specific erase or program endurance and the total number of sectors in the flash main memory.



Table 5-47 lists the characteristics of the flash stand-alone operations.

### **Table 5-47. Flash Stand-Alone Operations**

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                                              | PARAMETER                                              | TEST CONDITIONS                                | MIN TYP | MAX | UNIT |
|----------------------------------------------|--------------------------------------------------------|------------------------------------------------|---------|-----|------|
|                                              | Program time for one 32-bit data using                 | VER_PRE = 0, VER_PST = 1                       | 40      |     |      |
| <sup>t</sup> PGM, Immediate                  |                                                        | VER_PRE = 1, VER_PST = 1                       | 60      |     | μs   |
|                                              | Program time for one 128-bit word using full           | VER_PRE = 0, VER_PST = 1                       | 40      |     |      |
| t <sub>PGM</sub> , Full-word                 | word write mode                                        | VER_PRE = 1, VER_PST = 1                       | 60      |     | μs   |
| Program time for 4×128-bit burst using burst |                                                        | AUTO_PRE = 0, AUTO_PST = 1                     | 65      |     |      |
| <sup>t</sup> PGM, Burst                      | write mode                                             | AUTO_PRE = 1, AUTO_PST = 1                     | 85      |     | μs   |
| t <sub>ERS</sub>                             | Time for sector erase or mass erase                    |                                                | 9       |     | ms   |
| N <sub>MAX_PGM</sub>                         | Maximum number of pulses to complete program operation |                                                |         | 5   |      |
| N                                            | Maximum number of pulses to complete                   | Number of erase or program cycles <1k          |         | 34  |      |
| INMAN EDO                                    | erase operation                                        | Number of erase or program cycles >1k and <20k |         | 334 |      |

Table 5-48 lists the characteristics of the SRAM.

### Table 5-48. SRAM

|                                                            | PARAMETER                                            | TEST CONDITIONS | MIN | TYP | MAX  | UNIT |
|------------------------------------------------------------|------------------------------------------------------|-----------------|-----|-----|------|------|
| ISRAM EN Current consumption of one SRAM bank when enabled |                                                      | VCORE = 1.2 V   |     | 100 | 3500 | nA   |
|                                                            |                                                      | VCORE = 1.4 V   |     | 300 | 5500 | IIA  |
| O manufacture of an ODAM hard and a start                  |                                                      | VCORE = 1.2 V   |     | 30  | 1250 | ~ ^  |
| ISRAM_RET                                                  | Current consumption of one SRAM bank under retention | VCORE = 1.4 V   |     | 35  | 1200 | nA   |
| t <sub>SRAM_EN, one</sub>                                  | Time taken to enable one SRAM bank                   |                 |     | 4   | 5    | μs   |
| t <sub>SRAM_DIS</sub> , one                                | Time taken to disable one SRAM bank                  |                 |     | 4   | 5    | μs   |
| t <sub>SRAM_EN</sub> , all                                 | Time taken to enable all SRAM banks except Bank 0    |                 |     | 7   | 8    | μs   |
| t <sub>SRAM_DIS</sub> , all                                | Time taken to disable all SRAM banks except Bank 0   |                 |     | 4   | 5    | μs   |



## 5.25.13 Emulation and Debug

Table 5-49 lists the characteristics of the JTAG interface.

#### Table 5-49. JTAG

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see 图 5-74 and 图 5-75)

|                       | PARAMETER                                  | MIN | TYP                 | MAX | UNIT |
|-----------------------|--------------------------------------------|-----|---------------------|-----|------|
| f <sub>TCK</sub>      | TCK clock frequency                        | 0   |                     | 10  | MHz  |
| t <sub>TCK</sub>      | TCK clock period                           | 100 |                     |     | ns   |
| t <sub>TCK_LOW</sub>  | TCK clock low time                         |     | t <sub>TCK</sub> /2 |     | ns   |
| t <sub>TCK_HIGH</sub> | TCK clock high time                        |     | t <sub>TCK</sub> /2 |     | ns   |
| t <sub>TCK_RISE</sub> | TCK rise time                              | 0   |                     | 10  | ns   |
| t <sub>TCK_FALL</sub> | TCK fall time                              | 0   |                     | 10  | ns   |
| t <sub>TMS_SU</sub>   | TMS setup time to TCK rise                 | 30  |                     |     | ns   |
| t <sub>TMS_HLD</sub>  | TMS hold time from TCK rise                | 9   |                     |     | ns   |
| t <sub>TDI_SU</sub>   | TDI setup time to TCK rise                 | 20  |                     |     | ns   |
| t <sub>TDI_HLD</sub>  | TDI hold time from TCK rise                | 7   |                     |     | ns   |
| t <sub>TDO_ZDV</sub>  | TCK fall to data valid from high impedance |     | 9                   | 44  | ns   |
| t <sub>TDO_DV</sub>   | TCK fall to data valid from data valid     |     | 9                   | 44  | ns   |
| t <sub>TDO_DVZ</sub>  | TCK fall to high impedance from data valid |     | 8                   | 38  | ns   |



图 5-74. JTAG Test Clock Input Timing



图 5-75. JTAG Test Access Port (TAP) Timing

www.ti.com.cn

## 6 Detailed Description

#### 6.1 Overview

The MSP432P401x microcontroller is an ideal combination of the TI MSP430 low-power DNA, advance mixed-signal features, and the processing capabilities of the ARM 32-bit Cortex-M4 RISC engine. The microcontrollers ship with bundled driver libraries and are compatible with standard components of the ARM ecosystem.

#### 6.2 Processor and Execution Features

The Cortex-M4 processor provides a high-performance low-cost platform that meets system requirements of minimal memory implementation, reduced pin count, and low power consumption, while delivering outstanding computational performance and exceptional system response to interrupts. The Thumb<sup>®</sup>-2 mixed 16- and 32-bit instruction set of the processor delivers the high performance that is expected of a 32-bit ARM core in a compact memory size usually associated with 8- and 16-bit devices (typically in the range of a few kilobytes of memory needed for microcontroller-class applications).

In the MSP432P401x MCUs, the Cortex-M4 processor can run up to 48 MHz, delivering high performance for the targeted class of applications, while at the same time maintaining ultra-low active power consumption.

### 6.2.1 Floating-Point Unit

The Cortex-M4 processor on the MSP432P401x MCUs includes a tightly coupled floating-point unit (FPU). The FPU is an IEEE 754 compliant single precision floating point module supporting add, subtract, multiply, divide, accumulate, and square-root operations. It also provides conversion between fixed-point and floating-point data formats and floating point constant instructions.

### 6.2.2 Memory Protection Unit

The Cortex-M4 processor on the MSP432P401x MCUs includes a tightly coupled memory protection unit (MPU) that supports up to eight protection regions. Applications can use the MPU to enforce memory privilege rules that isolate processes from each other or enforce memory access rules. These features are typically required for operating system handling purposes.

### 6.2.3 Nested Vectored Interrupt Controller (NVIC)

The NVIC supports up to 64 interrupts with eight levels of interrupt priority. The Cortex-M4 NVIC architecture allows for low latency, efficient interrupt and event handling, and seamless integration to device-level power-control strategies.

#### 6.2.4 SysTick

The Cortex-M4 includes an integrated system timer, SysTick, which provides a simple, 24-bit, clear-on-write, decrementing, wrap-on-zero counter with a flexible control mechanism. The counter can be used in several different ways, and it is typically deployed either for operating system related purposes or as a general-purpose alarm mechanism.

#### 6.2.5 Debug and Trace Features

The Cortex-M4 processor implements a complete hardware debug solution and provides high system visibility of the processor and memory through either a traditional 4-pin JTAG port or a 2-pin Serial Wire Debug (SWD) port, which is ideal for microcontrollers and other small-package devices. The SWJ-DP interface combines the SWD and JTAG debug ports into one module, which allows a seamless switch between the 2-pin and 4-pin modes of operation, depending on application needs.



For system trace, the processor integrates an Instrumentation Trace Macrocell (ITM) alongside data watch points and a profiling unit. To enable simple and cost-effective profiling of the system trace events, a Serial Wire Viewer (SWV) can export a stream of software-generated messages, data trace, and profiling information through a single pin.

注

For detailed specifications and information on the programmer's model for the Cortex-M4 CPU and the associated peripherals mentioned throughout 节 6.2, see the appropriate reference manual at www.arm.com.

## 6.3 Memory Map

The device supports a 4GB address space that is divided into eight 512MB zones (see 

■ 6-1).



图 6-1. Device Memory Zones

### 6.3.1 Code Zone Memory Map

The region from 0x0000\_0000 to 0x1FFF\_FFFF is defined as the Code zone, and is accessible through the ICODE and DCODE buses of the Cortex-M4 processor and through the system DMA. This region maps the flash, the ROM, and the internal SRAM (permitting optimal single-cycle execution from the SRAM).

☑ 6-2 shows the MSP432P401x-specific memory map of the Code zone, as visible to the user code.



图 6-2. Code Zone Memory Map

## 6.3.1.1 Flash Memory Region

The 4MB region from  $0x0000\_0000$  to  $0x003F\_FFFF$  is defined as the flash memory region. This region is further divided into different types of flash memory regions, which are explained in  $\ddagger$  6.4.1.

#### 6.3.1.2 SRAM Region

The 1MB region from 0x0100\_0000 to 0x010F\_FFFF is defined as the SRAM region. This region is also aliased in the SRAM *zone* of the device, thereby allowing efficient access to the SRAM, both for instruction fetches and data reads. See 节 6.4.2 for more details.

### **6.3.1.3 ROM Region**

The 1MB region from  $0x0200\_0000$  to  $0x020F\_FFFF$  is defined as the ROM region. See  $\ ^{\ddagger}$  6.4.3 for details about the ROM.

#### 6.3.2 SRAM Zone Memory Map

The SRAM zone of the device lies in the address range of 0x2000\_0000 to 0x3FFF\_FFFF. 

☐ 6-3 shows how this zone is divided.





图 6-3. SRAM Zone Memory Map

#### 6.3.2.1 SRAM Region

The 1MB region from 0x2000\_0000 to 0x200F\_FFFF is defined as the SRAM region. The SRAM accessible in this region is also aliased in the Code zone of the device, thereby allowing efficient access to the SRAM, both for instruction fetches and data reads. See † 6.4.2 for details about the SRAM.

### 6.3.2.2 SRAM Bit-Band Alias Region

The 32MB region from 0x2200\_0000 to 0x23FF\_FFFF forms the bit-band alias region for the 1-MB SRAM region. Bit-banding is a feature of the Cortex-M4 processor and allows the application to set or clear individual bits throughout the SRAM space without using the pipeline bandwidth of the processor to carry out an exclusive read-modify-write sequence.

### 6.3.3 Peripheral Zone Memory Map

The Peripheral zone of the device lies in the address range of 0x4000\_0000 to 0x5FFF\_FFFF. ₹ 6-4 shows how this range is further divided.





图 6-4. Peripheral Zone Memory Map

### 6.3.3.1 Peripheral Region

The 1MB region from 0x4000\_0000 to 0x400F\_FFFF is dedicated to the system and application control peripherals of the device. On the MSP432P401x MCUs, a total of 128KB of this region is dedicated for peripherals, while the rest is reserved. 表 6-1 lists the peripheral allocation within this 128-KB space. Note that all peripherals may not be available in all devices of the family (details in the REMARKS column). If a peripheral is listed as N/A for a particular device, treat the corresponding address space as reserved.

注

Peripherals that are marked as 16-bit should be accessed through byte or half-word size read or write only. Any 32-bit access to these peripherals results in a bus error response.

表 6-1. Peripheral Address Offsets

| ADDRESS RANGE              | PERIPHERAL | TABLE  | REMARKS           |
|----------------------------|------------|--------|-------------------|
| 0x4000_0000 to 0x4000_03FF | Timer_A0   | 表 6-2  | 16-bit peripheral |
| 0x4000_0400 to 0x4000_07FF | Timer_A1   | 表 6-3  | 16-bit peripheral |
| 0x4000_0800 to 0x4000_0BFF | Timer_A2   | 表 6-4  | 16-bit peripheral |
| 0x4000_0C00 to 0x4000_0FFF | Timer_A3   | 表 6-5  | 16-bit peripheral |
| 0x4000_1000 to 0x4000_13FF | eUSCI_A0   | 表 6-6  | 16-bit peripheral |
| 0x4000_1400 to 0x4000_17FF | eUSCI_A1   | 表 6-7  | 16-bit peripheral |
| 0x4000_1800 to 0x4000_1BFF | eUSCI_A2   | 表 6-8  | 16-bit peripheral |
| 0x4000_1C00 to 0x4000_1FFF | eUSCI_A3   | 表 6-9  | 16-bit peripheral |
| 0x4000_2000 to 0x4000_23FF | eUSCI_B0   | 表 6-10 | 16-bit peripheral |
| 0x4000_2400 to 0x4000_27FF | eUSCI_B1   | 表 6-11 | 16-bit peripheral |
| 0x4000_2800 to 0x4000_2BFF | eUSCI_B2   | 表 6-12 | 16-bit peripheral |

Detailed Description

版权 © 2015-2017, Texas Instruments Incorporated



## 表 6-1. Peripheral Address Offsets (continued)

| ADDRESS RANGE              | PERIPHERAL              | TABLE  | REMARKS                    |
|----------------------------|-------------------------|--------|----------------------------|
| 0x4000_2C00 to 0x4000_2FFF | eUSCI_B3                | 表 6-13 | 16-bit peripheral          |
| 0x4000_3000 to 0x4000_33FF | REF_A                   | 表 6-14 | 16-bit peripheral          |
| 0x4000_3400 to 0x4000_37FF | COMP_E0                 | 表 6-15 | 16-bit peripheral          |
| 0x4000_3800 to 0x4000_3BFF | COMP_E1                 | 表 6-16 | 16-bit peripheral          |
| 0x4000_3C00 to 0x4000_3FFF | AES256                  | 表 6-17 | 16-bit peripheral          |
| 0x4000_4000 to 0x4000_43FF | CRC32                   | 表 6-18 | 16-bit peripheral          |
| 0x4000_4400 to 0x4000_47FF | RTC_C                   | 表 6-19 | 16-bit peripheral          |
| 0x4000_4800 to 0x4000_4BFF | WDT_A                   | 表 6-20 | 16-bit peripheral          |
| 0x4000_4C00 to 0x4000_4FFF | Port Module             | 表 6-21 | 16-bit peripheral          |
| 0x4000_5000 to 0x4000_53FF | Port Mapping Controller | 表 6-22 | 16-bit peripheral          |
| 0x4000_5400 to 0x4000_57FF | Capacitive Touch I/O 0  | 表 6-23 | 16-bit peripheral          |
| 0x4000_5800 to 0x4000_5BFF | Capacitive Touch I/O 1  | 表 6-24 | 16-bit peripheral          |
| 0x4000_5C00 to 0x4000_8FFF | Reserved                |        | Read only, always reads 0h |
| 0x4000_9000 to 0x4000_BFFF | Reserved                |        | Read only, always reads 0h |
| 0x4000_C000 to 0x4000_CFFF | Timer32                 | 表 6-25 |                            |
| 0x4000_D000 to 0x4000_DFFF | Reserved                |        | Read only, always reads 0h |
| 0x4000_E000 to 0x4000_FFFF | DMA                     | 表 6-26 |                            |
| 0x4001_0000 to 0x4001_03FF | PCM                     | 表 6-27 |                            |
| 0x4001_0400 to 0x4001_07FF | CS                      | 表 6-28 |                            |
| 0x4001_0800 to 0x4001_0FFF | PSS                     | 表 6-29 |                            |
| 0x4001_1000 to 0x4001_17FF | FLCTL                   | 表 6-30 |                            |
| 0x4001_1800 to 0x4001_1BFF | Reserved                |        | Read only, always reads 0h |
| 0x4001_1C00 to 0x4001_1FFF | Reserved                |        | Read only, always reads 0h |
| 0x4001_2000 to 0x4001_23FF | Precision ADC           | 表 6-31 |                            |
| 0x4001_2400 to 0x4001_FFFF | Reserved                |        | Read only, always reads 0h |

## 表 6-2. Timer\_A0 Registers (Base Address: 0x4000\_0000)

| REGISTER NAME                      | ACRONYM  | OFFSET |
|------------------------------------|----------|--------|
| Timer_A0 Control                   | TA0CTL   | 00h    |
| Timer_A0 Capture/Compare Control 0 | TA0CCTL0 | 02h    |
| Timer_A0 Capture/Compare Control 1 | TA0CCTL1 | 04h    |
| Timer_A0 Capture/Compare Control 2 | TA0CCTL2 | 06h    |
| Timer_A0 Capture/Compare Control 3 | TA0CCTL3 | 08h    |
| Timer_A0 Capture/Compare Control 4 | TA0CCTL4 | 0Ah    |
| Timer_A0 Counter                   | TA0R     | 10h    |
| Timer_A0 Capture/Compare 0         | TA0CCR0  | 12h    |
| Timer_A0 Capture/Compare 1         | TA0CCR1  | 14h    |
| Timer_A0 Capture/Compare 2         | TA0CCR2  | 16h    |
| Timer_A0 Capture/Compare 3         | TA0CCR3  | 18h    |
| Timer_A0 Capture/Compare 4         | TA0CCR4  | 1Ah    |
| Timer_A0 Interrupt Vector          | TAOIV    | 2Eh    |
| Timer_A0 Expansion 0               | TA0EX0   | 20h    |

## 表 6-3. Timer\_A1 Registers (Base Address: 0x4000\_0400)

| REGISTER NAME                      | ACRONYM  | OFFSET |
|------------------------------------|----------|--------|
| Timer_A1 Control                   | TA1CTL   | 00h    |
| Timer_A1 Capture/Compare Control 0 | TA1CCTL0 | 02h    |



# 表 6-3. Timer\_A1 Registers (Base Address: 0x4000\_0400) (continued)

| REGISTER NAME                      | ACRONYM  | OFFSET |
|------------------------------------|----------|--------|
| Timer_A1 Capture/Compare Control 1 | TA1CCTL1 | 04h    |
| Timer_A1 Capture/Compare Control 2 | TA1CCTL2 | 06h    |
| Timer_A1 Capture/Compare Control 3 | TA1CCTL3 | 08h    |
| Timer_A1 Capture/Compare Control 4 | TA1CCTL4 | 0Ah    |
| Timer_A1 Counter                   | TA1R     | 10h    |
| Timer_A1 Capture/Compare 0         | TA1CCR0  | 12h    |
| Timer_A1 Capture/Compare 1         | TA1CCR1  | 14h    |
| Timer_A1 Capture/Compare 2         | TA1CCR2  | 16h    |
| Timer_A1 Capture/Compare 3         | TA1CCR3  | 18h    |
| Timer_A1 Capture/Compare 4         | TA1CCR4  | 1Ah    |
| Timer_A1 Interrupt Vector          | TA1IV    | 2Eh    |
| Timer_A1 Expansion 0               | TA1EX0   | 20h    |

# 表 6-4. Timer\_A2 Registers (Base Address: 0x4000\_0800)

| REGISTER NAME                      | ACRONYM  | OFFSET |
|------------------------------------|----------|--------|
| Timer_A2 Control                   | TA2CTL   | 00h    |
| Timer_A2 Capture/Compare Control 0 | TA2CCTL0 | 02h    |
| Timer_A2 Capture/Compare Control 1 | TA2CCTL1 | 04h    |
| Timer_A2 Capture/Compare Control 2 | TA2CCTL2 | 06h    |
| Timer_A2 Capture/Compare Control 3 | TA2CCTL3 | 08h    |
| Timer_A2 Capture/Compare Control 4 | TA2CCTL4 | 0Ah    |
| Timer_A2 Counter                   | TA2R     | 10h    |
| Timer_A2 Capture/Compare 0         | TA2CCR0  | 12h    |
| Timer_A2 Capture/Compare 1         | TA2CCR1  | 14h    |
| Timer_A2 Capture/Compare 2         | TA2CCR2  | 16h    |
| Timer_A2 Capture/Compare 3         | TA2CCR3  | 18h    |
| Timer_A2 Capture/Compare 4         | TA2CCR4  | 1Ah    |
| Timer_A2 Interrupt Vector          | TA2IV    | 2Eh    |
| Timer_A2 Expansion 0               | TA2EX0   | 20h    |

## 表 6-5. Timer\_A3 Registers (Base Address: 0x4000\_0C00)

| REGISTER NAME                      | ACRONYM  | OFFSET |
|------------------------------------|----------|--------|
| Timer_A3 Control                   | TA3CTL   | 00h    |
| Timer_A3 Capture/Compare Control 0 | TA3CCTL0 | 02h    |
| Timer_A3 Capture/Compare Control 1 | TA3CCTL1 | 04h    |
| Timer_A3 Capture/Compare Control 2 | TA3CCTL2 | 06h    |
| Timer_A3 Capture/Compare Control 3 | TA3CCTL3 | 08h    |
| Timer_A3 Capture/Compare Control 4 | TA3CCTL4 | 0Ah    |
| Timer_A3 Counter                   | TA3R     | 10h    |
| Timer_A3 Capture/Compare 0         | TA3CCR0  | 12h    |
| Timer_A3 Capture/Compare 1         | TA3CCR1  | 14h    |
| Timer_A3 Capture/Compare 2         | TA3CCR2  | 16h    |
| Timer_A3 Capture/Compare 3         | TA3CCR3  | 18h    |
| Timer_A3 Capture/Compare 4         | TA3CCR4  | 1Ah    |
| Timer_A3 Interrupt Vector          | TA3IV    | 2Eh    |
| Timer_A3 Expansion 0               | TA3EX0   | 20h    |



## 表 6-6. eUSCI\_A0 Registers (Base Address: 0x4000\_1000)

| REGISTER NAME                   | ACRONYM   | OFFSET |
|---------------------------------|-----------|--------|
| eUSCI_A0 Control Word 0         | UCA0CTLW0 | 00h    |
| eUSCI_A0 Control Word 1         | UCA0CTLW1 | 02h    |
| eUSCI_A0 Baud Rate Control      | UCA0BRW   | 06h    |
| eUSCI_A0 Modulation Control     | UCA0MCTLW | 08h    |
| eUSCI_A0 Status                 | UCA0STATW | 0Ah    |
| eUSCI_A0 Receive Buffer         | UCA0RXBUF | 0Ch    |
| eUSCI_A0 Transmit Buffer        | UCA0TXBUF | 0Eh    |
| eUSCI_A0 Auto Baud Rate Control | UCA0ABCTL | 10h    |
| eUSCI_A0 IrDA Control           | UCA0IRCTL | 12h    |
| eUSCI_A0 Interrupt Enable       | UCA0IE    | 1Ah    |
| eUSCI_A0 Interrupt Flag         | UCA0IFG   | 1Ch    |
| eUSCI_A0 Interrupt Vector       | UCA0IV    | 1Eh    |

## 表 6-7. eUSCI\_A1 Registers (Base Address: 0x4000\_1400)

| REGISTER NAME                   | ACRONYM   | OFFSET |
|---------------------------------|-----------|--------|
| eUSCI_A1 Control Word 0         | UCA1CTLW0 | 00h    |
| eUSCI_A1 Control Word 1         | UCA1CTLW1 | 02h    |
| eUSCI_A1 Baud Rate Control      | UCA1BRW   | 06h    |
| eUSCI_A1 Modulation Control     | UCA1MCTLW | 08h    |
| eUSCI_A1 Status                 | UCA1STATW | 0Ah    |
| eUSCI_A1 Receive Buffer         | UCA1RXBUF | 0Ch    |
| eUSCI_A1 Transmit Buffer        | UCA1TXBUF | 0Eh    |
| eUSCI_A1 Auto Baud Rate Control | UCA1ABCTL | 10h    |
| eUSCI_A1 IrDA Control           | UCA1IRCTL | 12h    |
| eUSCI_A1 Interrupt Enable       | UCA1IE    | 1Ah    |
| eUSCI_A1 Interrupt Flag         | UCA1IFG   | 1Ch    |
| eUSCI_A1 Interrupt Vector       | UCA1IV    | 1Eh    |

## 表 6-8. eUSCI\_A2 Registers (Base Address: 0x4000\_1800)

| REGISTER NAME                   | ACRONYM   | OFFSET |
|---------------------------------|-----------|--------|
| eUSCI_A2 Control Word 0         | UCA2CTLW0 | 00h    |
| eUSCI_A2 Control Word 1         | UCA2CTLW1 | 02h    |
| eUSCI_A2 Baud Rate Control      | UCA2BRW   | 06h    |
| eUSCI_A2 Modulation Control     | UCA2MCTLW | 08h    |
| eUSCI_A2 Status                 | UCA2STATW | 0Ah    |
| eUSCI_A2 Receive Buffer         | UCA2RXBUF | 0Ch    |
| eUSCI_A2 Transmit Buffer        | UCA2TXBUF | 0Eh    |
| eUSCI_A2 Auto Baud Rate Control | UCA2ABCTL | 10h    |
| eUSCI_A2 IrDA Control           | UCA2IRCTL | 12h    |
| eUSCI_A2 Interrupt Enable       | UCA2IE    | 1Ah    |
| eUSCI_A2 Interrupt Flag         | UCA2IFG   | 1Ch    |
| eUSCI_A2 Interrupt Vector       | UCA2IV    | 1Eh    |



## 表 6-9. eUSCI\_A3 Registers (Base Address: 0x4000\_1C00)

| REGISTER NAME                   | ACRONYM   | OFFSET |
|---------------------------------|-----------|--------|
| eUSCI_A3 Control Word 0         | UCA3CTLW0 | 00h    |
| eUSCI_A3 Control Word 1         | UCA3CTLW1 | 02h    |
| eUSCI_A3 Baud Rate Control      | UCA3BRW   | 06h    |
| eUSCI_A3 Modulation Control     | UCA3MCTLW | 08h    |
| eUSCI_A3 Status                 | UCA3STATW | 0Ah    |
| eUSCI_A3 Receive Buffer         | UCA3RXBUF | 0Ch    |
| eUSCI_A3 Transmit Buffer        | UCA3TXBUF | 0Eh    |
| eUSCI_A3 Auto Baud Rate Control | UCA3ABCTL | 10h    |
| eUSCI_A3 IrDA Control           | UCA3IRCTL | 12h    |
| eUSCI_A3 Interrupt Enable       | UCA3IE    | 1Ah    |
| eUSCI_A3 Interrupt Flag         | UCA3IFG   | 1Ch    |
| eUSCI_A3 Interrupt Vector       | UCA3IV    | 1Eh    |

## 表 6-10. eUSCI\_B0 Registers (Base Address: 0x4000\_2000)

| REGISTER NAME                   | ACRONYM     | OFFSET |
|---------------------------------|-------------|--------|
| eUSCI_B0 Control Word 0         | UCB0CTLW0   | 00h    |
| eUSCI_B0 Control Word 1         | UCB0CTLW1   | 02h    |
| eUSCI_B0 Bit Rate Control Word  | UCB0BRW     | 06h    |
| eUSCI_B0 Status Word            | UCB0STATW   | 08h    |
| eUSCI_B0 Byte Counter Threshold | UCB0TBCNT   | 0Ah    |
| eUSCI_B0 Receive Buffer         | UCB0RXBUF   | 0Ch    |
| eUSCI_B0 Transmit Buffer        | UCB0TXBUF   | 0Eh    |
| eUSCI_B0 I2C Own Address 0      | UCB0I2COA0  | 14h    |
| eUSCI_B0 I2C Own Address 1      | UCB0I2COA1  | 16h    |
| eUSCI_B0 I2C Own Address 2      | UCB0I2COA2  | 18h    |
| eUSCI_B0 I2C Own Address 3      | UCB0I2COA3  | 1Ah    |
| eUSCI_B0 Received Address       | UCB0ADDRX   | 1Ch    |
| eUSCI_B0 Address Mask           | UCB0ADDMASK | 1Eh    |
| eUSCI_B0 I2C Slave Address      | UCB0I2CSA   | 20h    |
| eUSCI_B0 Interrupt Enable       | UCB0IE      | 2Ah    |
| eUSCI_B0 Interrupt Flag         | UCB0IFG     | 2Ch    |
| eUSCI_B0 Interrupt Vector       | UCB0IV      | 2Eh    |

## 表 6-11. eUSCI\_B1 Registers (Base Address: 0x4000\_2400)

| REGISTER NAME                   | ACRONYM    | OFFSET |
|---------------------------------|------------|--------|
| eUSCI_B1 Control Word 0         | UCB1CTLW0  | 00h    |
| eUSCI_B1 Control Word 1         | UCB1CTLW1  | 02h    |
| eUSCI_B1 Bit Rate Control Word  | UCB1BRW    | 06h    |
| eUSCI_B1 Status Word            | UCB1STATW  | 08h    |
| eUSCI_B1 Byte Counter Threshold | UCB1TBCNT  | 0Ah    |
| eUSCI_B1 Receive Buffer         | UCB1RXBUF  | 0Ch    |
| eUSCI_B1 Transmit Buffer        | UCB1TXBUF  | 0Eh    |
| eUSCI_B1 I2C Own Address 0      | UCB1I2COA0 | 14h    |
| eUSCI_B1 I2C Own Address 1      | UCB1I2COA1 | 16h    |
| eUSCI_B1 I2C Own Address 2      | UCB1I2COA2 | 18h    |
| eUSCI_B1 I2C Own Address 3      | UCB1I2COA3 | 1Ah    |
| eUSCI_B1 Received Address       | UCB1ADDRX  | 1Ch    |

Detailed Description

版权 © 2015-2017, Texas Instruments Incorporated



## 表 6-11. eUSCI\_B1 Registers (Base Address: 0x4000\_2400) (continued)

| REGISTER NAME              | ACRONYM     | OFFSET |
|----------------------------|-------------|--------|
| eUSCI_B1 Address Mask      | UCB1ADDMASK | 1Eh    |
| eUSCI_B1 I2C Slave Address | UCB1I2CSA   | 20h    |
| eUSCI_B1 Interrupt Enable  | UCB1IE      | 2Ah    |
| eUSCI_B1 Interrupt Flag    | UCB1IFG     | 2Ch    |
| eUSCI_B1 Interrupt Vector  | UCB1IV      | 2Eh    |

## 表 6-12. eUSCI\_B2 Registers (Base Address: 0x4000\_2800)

| REGISTER NAME                   | ACRONYM     | OFFSET |
|---------------------------------|-------------|--------|
| eUSCI_B2 Control Word 0         | UCB2CTLW0   | 00h    |
| eUSCI_B2 Control Word 1         | UCB2CTLW1   | 02h    |
| eUSCI_B2 Bit Rate Control Word  | UCB2BRW     | 06h    |
| eUSCI_B2 Status Word            | UCB2STATW   | 08h    |
| eUSCI_B2 Byte Counter Threshold | UCB2TBCNT   | 0Ah    |
| eUSCI_B2 Receive Buffer         | UCB2RXBUF   | 0Ch    |
| eUSCI_B2 Transmit Buffer        | UCB2TXBUF   | 0Eh    |
| eUSCI_B2 I2C Own Address 0      | UCB2I2COA0  | 14h    |
| eUSCI_B2 I2C Own Address 1      | UCB2I2COA1  | 16h    |
| eUSCI_B2 I2C Own Address 2      | UCB2I2COA2  | 18h    |
| eUSCI_B2 I2C Own Address 3      | UCB2I2COA3  | 1Ah    |
| eUSCI_B2 Received Address       | UCB2ADDRX   | 1Ch    |
| eUSCI_B2 Address Mask           | UCB2ADDMASK | 1Eh    |
| eUSCI_B2 I2C Slave Address      | UCB2I2CSA   | 20h    |
| eUSCI_B2 Interrupt Enable       | UCB2IE      | 2Ah    |
| eUSCI_B2 Interrupt Flag         | UCB2IFG     | 2Ch    |
| eUSCI_B2 Interrupt Vector       | UCB2IV      | 2Eh    |

## 表 6-13. eUSCI\_B3 Registers (Base Address: 0x4000\_2C00)

| REGISTER NAME                   | ACRONYM     | OFFSET |
|---------------------------------|-------------|--------|
| eUSCI_B3 Control Word 0         | UCB3CTLW0   | 00h    |
| eUSCI_B3 Control Word 1         | UCB3CTLW1   | 02h    |
| eUSCI_B3 Bit Rate Control Word  | UCB3BRW     | 06h    |
| eUSCI_B3 Status Word            | UCB3STATW   | 08h    |
| eUSCI_B3 Byte Counter Threshold | UCB3TBCNT   | 0Ah    |
| eUSCI_B3 Receive Buffer         | UCB3RXBUF   | 0Ch    |
| eUSCI_B3 Transmit Buffer        | UCB3TXBUF   | 0Eh    |
| eUSCI_B3 I2C Own Address 0      | UCB3I2COA0  | 14h    |
| eUSCI_B3 I2C Own Address 1      | UCB3I2COA1  | 16h    |
| eUSCI_B3 I2C Own Address 2      | UCB3I2COA2  | 18h    |
| eUSCI_B3 I2C Own Address 3      | UCB3I2COA3  | 1Ah    |
| eUSCI_B3 Received Address       | UCB3ADDRX   | 1Ch    |
| eUSCI_B3 Address Mask           | UCB3ADDMASK | 1Eh    |
| eUSCI_B3 I2C Slave Address      | UCB3I2CSA   | 20h    |
| eUSCI_B3 Interrupt Enable       | UCB3IE      | 2Ah    |
| eUSCI_B3 Interrupt Flag         | UCB3IFG     | 2Ch    |
| eUSCI_B3 Interrupt Vector       | UCB3IV      | 2Eh    |

## 表 6-14. REF\_A Registers (Base Address: 0x4000\_3000)

| REGISTER NAME   | ACRONYM | OFFSET |
|-----------------|---------|--------|
| REF_A Control 0 | REFCTL0 | 00h    |

## 表 6-15. COMP\_E0 Registers (Base Address: 0x4000\_3400)

| REGISTER NAME                       | ACRONYM | OFFSET |
|-------------------------------------|---------|--------|
| Comparator_E0 Control 0             | CE0CTL0 | 00h    |
| Comparator_E0 Control 1             | CE0CTL1 | 02h    |
| Comparator_E0 Control 2             | CE0CTL2 | 04h    |
| Comparator_E0 Control 3             | CE0CTL3 | 06h    |
| Comparator_E0 Interrupt             | CE0INT  | 0Ch    |
| Comparator_E0 Interrupt Vector Word | CE0IV   | 0Eh    |

## 表 6-16. COMP\_E1 Registers (Base Address: 0x4000\_3800)

| REGISTER NAME                       | ACRONYM | OFFSET |
|-------------------------------------|---------|--------|
| Comparator_E1 Control 0             | CE1CTL0 | 00h    |
| Comparator_E1 Control 1             | CE1CTL1 | 02h    |
| Comparator_E1 Control 2             | CE1CTL2 | 04h    |
| Comparator_E1 Control 3             | CE1CTL3 | 06h    |
| Comparator_E1 Interrupt             | CE1INT  | 0Ch    |
| Comparator_E1 Interrupt Vector Word | CE1IV   | 0Eh    |

## 表 6-17. AES256 Registers (Base Address: 0x4000\_3C00)

| REGISTER NAME                              | ACRONYM  | OFFSET |
|--------------------------------------------|----------|--------|
| AES Accelerator Control 0                  | AESACTL0 | 00h    |
| AES Accelerator Control 1                  | AESACTL1 | 02h    |
| AES Accelerator Status                     | AESASTAT | 04h    |
| AES Accelerator Key                        | AESAKEY  | 06h    |
| AES Accelerator Data In                    | AESADIN  | 08h    |
| AES Accelerator Data Out                   | AESADOUT | 0Ah    |
| AES Accelerator XORed Data In              | AESAXDIN | 0Ch    |
| AES Accelerator XORed Data In (no trigger) | AESAXIN  | 0Eh    |

## 表 6-18. CRC32 Registers (Base Address: 0x4000\_4000)

| REGISTER NAME                        | ACRONYM        | OFFSET |
|--------------------------------------|----------------|--------|
| CRC32 Data Input Low                 | CRC32DI        | 000h   |
| CRC32 Data In Reverse Low            | CRC32DIRB      | 004h   |
| CRC32 Initialization and Result Low  | CRC32INIRES_LO | 008h   |
| CRC32 Initialization and Result High | CRC32INIRES_HI | 00Ah   |
| CRC32 Result Reverse Low             | CRC32RESR_LO   | 00Ch   |
| CRC32 Result Reverse High            | CRC32RESR_HI   | 00Eh   |
| CRC16 Data Input Low                 | CRC16DI        | 010h   |
| CRC16 Data In Reverse Low            | CRC16DIRB      | 014h   |
| CRC16 Initialization and Result      | CRC16INIRES    | 018h   |
| CRC16 Result Reverse                 | CRC16RESR      | 01Eh   |

100



# 表 6-19. RTC\_C Registers (Base Address: 0x4000\_4400)

| REGISTER NAME                                   | ACRONYM    | OFFSET |
|-------------------------------------------------|------------|--------|
| Real-Time Clock Control 0                       | RTCCTL0    | 00h    |
| Real-Time Clock Control 1, 3                    | RTCCTL13   | 02h    |
| Real-Time Clock Offset Calibration              | RTCOCAL    | 04h    |
| Real-Time Clock Temperature Compensation        | RTCTCMP    | 06h    |
| Real-Time Prescale Timer 0 Control              | RTCPS0CTL  | 08h    |
| Real-Time Prescale Timer 1 Control              | RTCPS1CTL  | 0Ah    |
| Real-Time Prescale Timer 0, 1 Counter           | RTCPS      | 0Ch    |
| Real Time Clock Interrupt Vector                | RTCIV      | 0Eh    |
| Real-Time Clock Seconds, Minutes                | RTCTIM0    | 10h    |
| Real-Time Clock Hour, Day of Week               | RTCTIM1    | 12h    |
| Real-Time Clock Date                            | RTCDATE    | 14h    |
| Real-Time Clock Year                            | RTCYEAR    | 16h    |
| Real-Time Clock Minutes, Hour Alarm             | RTCAMINHR  | 18h    |
| Real-Time Clock Day of Week, Day of Month Alarm | RTCADOWDAY | 1Ah    |
| Binary-to-BCD Conversion                        | RTCBIN2BCD | 1Ch    |
| BCD-to-Binary Conversion                        | RTCBCD2BIN | 1Eh    |

## 表 6-20. WDT\_A Registers (Base Address: 0x4000\_4800)

| REGISTER NAME          | ACRONYM | OFFSET |
|------------------------|---------|--------|
| Watchdog Timer Control | WDTCTL  | 0Ch    |

## 表 6-21. Port Registers (Base Address: 0x4000\_4C00)

| REGISTER NAME                | ACRONYM | OFFSET |
|------------------------------|---------|--------|
| Port 1 Input                 | P1IN    | 000h   |
| Port 2 Input                 | P2IN    | 001h   |
| Port 1 Output                | P1OUT   | 002h   |
| Port 2 Output                | P2OUT   | 003h   |
| Port 1 Direction             | P1DIR   | 004h   |
| Port 2 Direction             | P2DIR   | 005h   |
| Port 1 Resistor Enable       | P1REN   | 006h   |
| Port 2 Resistor Enable       | P2REN   | 007h   |
| Port 2 Drive Strength        | P2DS    | 009h   |
| Port 1 Select 0              | P1SEL0  | 00Ah   |
| Port 2 Select 0              | P2SEL0  | 00Bh   |
| Port 1 Select 1              | P1SEL1  | 00Ch   |
| Port 2 Select 1              | P2SEL1  | 00Dh   |
| Port 1 Interrupt Vector      | P1IV    | 00Eh   |
| Port 1 Complement Selection  | P1SELC  | 016h   |
| Port 2 Complement Selection  | P2SELC  | 017h   |
| Port 1 Interrupt Edge Select | P1IES   | 018h   |
| Port 2 Interrupt Edge Select | P2IES   | 019h   |
| Port 1 Interrupt Enable      | P1IE    | 01Ah   |
| Port 2 Interrupt Enable      | P2IE    | 01Bh   |
| Port 1 Interrupt Flag        | P1IFG   | 01Ch   |
| Port 2 Interrupt Flag        | P2IFG   | 01Dh   |
| Port 2 Interrupt Vector      | P2IV    | 01Eh   |
| Port 3 Input                 | P3IN    | 020h   |



# 表 6-21. Port Registers (Base Address: 0x4000\_4C00) (continued)

| REGISTER NAME                | ACRONYM | OFFSET |
|------------------------------|---------|--------|
| Port 4 Input                 | P4IN    | 021h   |
| Port 3 Output                | P3OUT   | 022h   |
| Port 4 Output                | P4OUT   | 023h   |
| Port 3 Direction             | P3DIR   | 024h   |
| Port 4 Direction             | P4DIR   | 025h   |
| Port 3 Resistor Enable       | P3REN   | 026h   |
| Port 4 Resistor Enable       | P4REN   | 027h   |
| Port 3 Select 0              | P3SEL0  | 02Ah   |
| Port 4 Select 0              | P4SEL0  | 02Bh   |
| Port 3 Select 1              | P3SEL1  | 02Ch   |
| Port 4 Select 1              | P4SEL1  | 02Dh   |
| Port 3 Interrupt Vector      | P3IV    | 02Eh   |
| Port 3 Complement Selection  | P3SELC  | 036h   |
| Port 4 Complement Selection  | P4SELC  | 037h   |
| Port 3 Interrupt Edge Select | P3IES   | 038h   |
| Port 4 Interrupt Edge Select | P4IES   | 039h   |
| Port 3 Interrupt Enable      | P3IE    | 03Ah   |
| Port 4 Interrupt Enable      | P4IE    | 03Bh   |
| Port 3 Interrupt Flag        | P3IFG   | 03Ch   |
| Port 4 Interrupt Flag        | P4IFG   | 03Dh   |
| Port 4 Interrupt Vector      | P4IV    | 03Eh   |
| Port 5 Input                 | P5IN    | 040h   |
| Port 6 Input                 | P6IN    | 041h   |
| Port 5 Output                | P5OUT   | 042h   |
| Port 6 Output                | P6OUT   | 043h   |
| Port 5 Direction             | P5DIR   | 044h   |
| Port 6 Direction             | P6DIR   | 045h   |
| Port 5 Resistor Enable       | P5REN   | 046h   |
| Port 6 Resistor Enable       | P6REN   | 047h   |
| Port 5 Select 0              | P5SEL0  | 04Ah   |
| Port 6 Select 0              | P6SEL0  | 04Bh   |
| Port 5 Select 1              | P5SEL1  | 04Ch   |
| Port 6 Select 1              | P6SEL1  | 04Dh   |
| Port 5 Interrupt Vector      | P5IV    | 04Eh   |
| Port 5 Complement Selection  | P5SELC  | 056h   |
| Port 6 Complement Selection  | P6SELC  | 057h   |
| Port 5 Interrupt Edge Select | P5IES   | 058h   |
| Port 6 Interrupt Edge Select | P6IES   | 059h   |
| Port 5 Interrupt Enable      | P5IE    | 05Ah   |
| Port 6 Interrupt Enable      | P6IE    | 05Bh   |
| Port 5 Interrupt Flag        | P5IFG   | 05Ch   |
| Port 6 Interrupt Flag        | P6IFG   | 05Dh   |
| Port 6 Interrupt Vector      | P6IV    | 05Eh   |
| Port 7 Input                 | P7IN    | 060h   |
| Port 8 Input                 | P8IN    | 061h   |
| Port 7 Output                | P7OUT   | 062h   |
| Port 8 Output                | P8OUT   | 063h   |



# 表 6-21. Port Registers (Base Address: 0x4000\_4C00) (continued)

| REGISTER NAME                | ACRONYM | OFFSET |
|------------------------------|---------|--------|
| Port 7 Direction             | P7DIR   | 064h   |
| Port 8 Direction             | P8DIR   | 065h   |
| Port 7 Resistor Enable       | P7REN   | 066h   |
| Port 8 Resistor Enable       | P8REN   | 067h   |
| Port 7 Select 0              | P7SEL0  | 06Ah   |
| Port 8 Select 0              | P8SEL0  | 06Bh   |
| Port 7 Select 1              | P7SEL1  | 06Ch   |
| Port 8 Select 1              | P8SEL1  | 06Dh   |
| Port 7 Complement Selection  | P7SELC  | 076h   |
| Port 8 Complement Selection  | P8SELC  | 077h   |
| Port 9 Input                 | P9IN    | 080h   |
| Port 10 Input                | P10IN   | 081h   |
| Port 9 Output                | P9OUT   | 082h   |
| Port 10 Output               | P10OUT  | 083h   |
| Port 9 Direction             | P9DIR   | 084h   |
| Port 10 Direction            | P10DIR  | 085h   |
| Port 9 Resistor Enable       | P9REN   | 086h   |
| Port 10 Resistor Enable      | P10REN  | 087h   |
| Port 9 Select 0              | P9SEL0  | 08Ah   |
| Port 10 Select 0             | P10SEL0 | 08Bh   |
| Port 9 Select 1              | P9SEL1  | 08Ch   |
| Port 10 Select 1             | P10SEL1 | 08Dh   |
| Port 9 Complement Selection  | P9SELC  | 096h   |
| Port 10 Complement Selection | P10SELC | 097h   |
| Port J Input                 | PJIN    | 120h   |
| Port J Output                | PJOUT   | 122h   |
| Port J Direction             | PJDIR   | 124h   |
| Port J Resistor Enable       | PJREN   | 126h   |
| Port J Select 0              | PJSEL0  | 12Ah   |
| Port J Select 1              | PJSEL1  | 12Ch   |
| Port J Complement Select     | PJSELC  | 136h   |

# 表 6-22. PMAP Registers (Base Address: 0x4000\_5000)

| REGISTER NAME        | ACRONYM   | OFFSET |
|----------------------|-----------|--------|
| Port Mapping Key     | PMAPKEYID | 00h    |
| Port Mapping Control | PMAPCTL   | 02h    |
| Port Mapping P2.0    | P2MAP0    | 10h    |
| Port Mapping P2.1    | P2MAP1    | 11h    |
| Port Mapping P2.2    | P2MAP2    | 12h    |
| Port Mapping P2.3    | P2MAP3    | 13h    |
| Port Mapping P2.4    | P2MAP4    | 14h    |
| Port Mapping P2.5    | P2MAP5    | 15h    |
| Port Mapping P2.6    | P2MAP6    | 16h    |
| Port Mapping P2.7    | P2MAP7    | 17h    |
| Port Mapping P3.0    | P3MAP0    | 18h    |
| Port Mapping P3.1    | P3MAP1    | 19h    |
| Port Mapping P3.2    | P3MAP2    | 1Ah    |



## 表 6-22. PMAP Registers (Base Address: 0x4000\_5000) (continued)

| REGISTER NAME     | ACRONYM | OFFSET |
|-------------------|---------|--------|
| Port Mapping P3.3 | P3MAP3  | 1Bh    |
| Port Mapping P3.4 | P3MAP4  | 1Ch    |
| Port Mapping P3.5 | P3MAP5  | 1Dh    |
| Port Mapping P3.6 | P3MAP6  | 1Eh    |
| Port Mapping P3.7 | P3MAP7  | 1Fh    |
| Port Mapping P7.0 | P7MAP0  | 38h    |
| Port Mapping P7.1 | P7MAP1  | 39h    |
| Port Mapping P7.2 | P7MAP2  | 3Ah    |
| Port Mapping P7.3 | P7MAP3  | 3Bh    |
| Port Mapping P7.4 | P7MAP4  | 3Ch    |
| Port Mapping P7.5 | P7MAP5  | 3Dh    |
| Port Mapping P7.6 | P7MAP6  | 3Eh    |
| Port Mapping P7.7 | P7MAP7  | 3Fh    |

# 表 6-23. Capacitive Touch I/O 0 Registers (Base Address: 0x4000\_5400)

| REGISTER NAME                  | ACRONYM    | OFFSET |
|--------------------------------|------------|--------|
| Capacitive Touch I/O 0 Control | CAPTIO0CTL | 0Eh    |

## 表 6-24. Capacitive Touch I/O 1 Registers (Base Address: 0x4000\_5800)

| REGISTER NAME                  | ACRONYM    | OFFSET |
|--------------------------------|------------|--------|
| Capacitive Touch I/O 1 Control | CAPTIO1CTL | 0Eh    |

## 表 6-25. Timer32 Registers (Base Address: 0x4000\_C000)

| REGISTER NAME                | ACRONYM     | OFFSET |
|------------------------------|-------------|--------|
| Timer 1 Load                 | T32LOAD1    | 00h    |
| Timer 1 Current Value        | T32VALUE1   | 04h    |
| Timer 1 Timer Control        | T32CONTROL1 | 08h    |
| Timer 1 Interrupt Clear      | T32INTCLR1  | 0Ch    |
| Timer 1 Raw Interrupt Status | T32RIS1     | 10h    |
| Timer 1 Interrupt Status     | T32MIS1     | 14h    |
| Timer 1 Background Load      | T32BGLOAD1  | 18h    |
| Timer 2 Load                 | T32LOAD2    | 20h    |
| Timer 2 Current Value        | T32VALUE2   | 24h    |
| Timer 2 Timer Control        | T32CONTROL2 | 28h    |
| Timer 2 Interrupt Clear      | T32INTCLR2  | 2Ch    |
| Timer 2 Raw Interrupt Status | T32RIS2     | 30h    |
| Timer 2 Interrupt Status     | T32MIS2     | 34h    |
| Timer 2 Background Load      | T32BGLOAD2  | 38h    |

## 表 6-26. DMA Registers (Base Address: 0x4000\_E000)

| REGISTER NAME                  | ACRONYM        | OFFSET |
|--------------------------------|----------------|--------|
| Device Configuration Status    | DMA_DEVICE_CFG | 000h   |
| Software Channel Trigger       | DMA_SW_CHTRIG  | 004h   |
| Channel 0 Source Configuration | DMA_CH0_SRCCFG | 010h   |
| Channel 1 Source Configuration | DMA_CH1_SRCCFG | 014h   |
| Channel 2 Source Configuration | DMA_CH2_SRCCFG | 018h   |

104



## 表 6-26. DMA Registers (Base Address: 0x4000\_E000) (continued)

| 01Ch 020h 024h 028h 02Ch 100h 104h 108h 110h 114h |
|---------------------------------------------------|
| 024h 028h 02Ch 100h 104h 108h 110h 114h           |
| 028h 02Ch 100h 104h 108h 110h 114h                |
| 02Ch<br>100h<br>104h<br>108h<br>110h<br>114h      |
| 100h<br>104h<br>108h<br>110h<br>114h              |
| 104h<br>108h<br>110h<br>114h                      |
| 108h<br>110h<br>114h                              |
| 110h<br>114h                                      |
| 114h                                              |
|                                                   |
| 1000h                                             |
| 1000h                                             |
| 1004h                                             |
| 1008h                                             |
| 100Ch                                             |
| 1010h                                             |
| 1014h                                             |
| 1018h                                             |
| 101Ch                                             |
| 1020h                                             |
| 1024h                                             |
| 1028h                                             |
| 102Ch                                             |
| 1030h                                             |
| 1034h                                             |
|                                                   |
| 1038h                                             |
| 1038h<br>103Ch                                    |
|                                                   |

## 表 6-27. PCM Registers (Base Address: 0x4001\_0000)

| REGISTER NAME        | ACRONYM   | OFFSET |
|----------------------|-----------|--------|
| Control 0            | PCMCTL0   | 00h    |
| Control 1            | PCMCTL1   | 04h    |
| Interrupt Enable     | PCMIE     | 08h    |
| Interrupt Flag       | PCMIFG    | 0Ch    |
| Clear Interrupt Flag | PCMCLRIFG | 10h    |

## 表 6-28. CS Registers (Base Address: 0x4001\_0400)

| REGISTER NAME    | ACRONYM | OFFSET |
|------------------|---------|--------|
| Key              | CSKEY   | 00h    |
| Control 0        | CSCTL0  | 04h    |
| Control 1        | CSCTL1  | 08h    |
| Control 2        | CSCTL2  | 0Ch    |
| Control 3        | CSCTL3  | 10h    |
| Clock Enable     | CSCLKEN | 30h    |
| Status           | CSSTAT  | 34h    |
| Interrupt Enable | CSIE    | 40h    |
| Interrupt Flag   | CSIFG   | 48h    |



## 表 6-28. CS Registers (Base Address: 0x4001\_0400) (continued)

| REGISTER NAME                       | ACRONYM     | OFFSET |
|-------------------------------------|-------------|--------|
| Clear Interrupt Flag                | CSCLRIFG    | 50h    |
| Set Interrupt Flag                  | CSSETIFG    | 58h    |
| DCO External Resistor Calibration 0 | CSDCOERCAL0 | 60h    |
| DCO External Resistor Calibration 1 | CSDCOERCAL1 | 64h    |

## 表 6-29. PSS Registers (Base Address: 0x4001\_0800)

| REGISTER NAME        | ACRONYM   | OFFSET |
|----------------------|-----------|--------|
| Key                  | PSSKEY    | 00h    |
| Control 0            | PSSCTL0   | 04h    |
| Interrupt Enable     | PSSIE     | 34h    |
| Interrupt Flag       | PSSIFG    | 38h    |
| Clear Interrupt Flag | PSSCLRIFG | 3Ch    |

## 表 6-30. FLCTL Registers (Base Address: 0x4001\_1000)

| REGISTER NAME                                    | ACRONYM                 | OFFSET |
|--------------------------------------------------|-------------------------|--------|
| Power Status                                     | FLCTL_POWER_STAT        | 000h   |
| Bank 0 Read Control                              | FLCTL_BANK0_RDCTL       | 010h   |
| Bank 1 Read Control                              | FLCTL_BANK1_RDCTL       | 014h   |
| Read Burst/Compare Control and Status            | FLCTL_RDBRST_CTLSTAT    | 020h   |
| Read Burst/Compare Start Address                 | FLCTL_RDBRST_STARTADDR  | 024h   |
| Read Burst/Compare Length                        | FLCTL_RDBRST_LEN        | 028h   |
| Read Burst/Compare Fail Address                  | FLCTL_RDBRST_FAILADDR   | 03Ch   |
| Read Burst/Compare Fail Count                    | FLCTL_RDBRST_FAILCNT    | 040h   |
| Program Control and Status                       | FLCTL_PRG_CTLSTAT       | 050h   |
| Program Burst Control and Status                 | FLCTL_PRGBRST_CTLSTAT   | 054h   |
| Program Burst Start Address                      | FLCTL_PRGBRST_STARTADDR | 058h   |
| Program Burst Data0 0                            | FLCTL_PRGBRST_DATA0_0   | 060h   |
| Program Burst Data0 1                            | FLCTL_PRGBRST_DATA0_1   | 064h   |
| Program Burst Data0 2                            | FLCTL_PRGBRST_DATA0_2   | 068h   |
| Program Burst Data0 3                            | FLCTL_PRGBRST_DATA0_3   | 06Ch   |
| Program Burst Data1 0                            | FLCTL_PRGBRST_DATA1_0   | 070h   |
| Program Burst Data1 1                            | FLCTL_PRGBRST_DATA1_1   | 074h   |
| Program Burst Data1 2                            | FLCTL_PRGBRST_DATA1_2   | 078h   |
| Program Burst Data1 3                            | FLCTL_PRGBRST_DATA1_3   | 07Ch   |
| Program Burst Data2 0                            | FLCTL_PRGBRST_DATA2_0   | 080h   |
| Program Burst Data2 1                            | FLCTL_PRGBRST_DATA2_1   | 084h   |
| Program Burst Data2 2                            | FLCTL_PRGBRST_DATA2_2   | 088h   |
| Program Burst Data2 3                            | FLCTL_PRGBRST_DATA2_3   | 08Ch   |
| Program Burst Data3 0                            | FLCTL_PRGBRST_DATA3_0   | 090h   |
| Program Burst Data3 1                            | FLCTL_PRGBRST_DATA3_1   | 094h   |
| Program Burst Data3 2                            | FLCTL_PRGBRST_DATA3_2   | 098h   |
| Program Burst Data3 3                            | FLCTL_PRGBRST_DATA3_3   | 09Ch   |
| Erase Control and Status                         | FLCTL_ERASE_CTLSTAT     | 0A0h   |
| Erase Sector Address                             | FLCTL_ERASE_SECTADDR    | 0A4h   |
| Information Memory Bank 0 Write/Erase Protection | FLCTL_BANK0_INFO_WEPROT | 0B0h   |
| Main Memory Bank 0 Write/Erase Protection        | FLCTL_BANK0_MAIN_WEPROT | 0B4h   |
| Information Memory Bank 1 Write/Erase Protection | FLCTL_BANK1_INFO_WEPROT | 0C0h   |

版权 © 2015-2017, Texas Instruments Incorporated

106



# 表 6-30. FLCTL Registers (Base Address: 0x4001\_1000) (continued)

| REGISTER NAME                             | ACRONYM                 | OFFSET |
|-------------------------------------------|-------------------------|--------|
| Main Memory Bank 1 Write/Erase Protection | FLCTL_BANK1_MAIN_WEPROT | 0C4h   |
| Benchmark Control and Status              | FLCTL_BMRK_CTLSTAT      | 0D0h   |
| Benchmark Instruction Fetch Count         | FLCTL_BMRK_IFETCH       | 0D4h   |
| Benchmark Data Read Count                 | FLCTL_BMRK_DREAD        | 0D8h   |
| Benchmark Count Compare                   | FLCTL_BMRK_CMP          | 0DCh   |
| Interrupt Flag                            | FLCTL_IFG               | 0F0h   |
| Interrupt Enable                          | FLCTL_IE                | 0F4h   |
| Clear Interrupt Flag                      | FLCTL_CLRIFG            | 0F8h   |
| Set Interrupt Flag                        | FLCTL_SETIFG            | 0FCh   |
| Read Timing Control                       | FLCTL_READ_TIMCTL       | 100h   |
| Read Margin Timing Control                | FLCTL_READMARGIN_TIMCTL | 104h   |
| Program Verify Timing Control             | FLCTL_PRGVER_TIMCTL     | 108h   |
| Erase Verify Timing Control               | FLCTL_ERSVER_TIMCTL     | 10Ch   |
| Program Timing Control                    | FLCTL_PROGRAM_TIMCTL    | 114h   |
| Erase Timing Control                      | FLCTL_ERASE_TIMCTL      | 118h   |
| Mass Erase Timing Control                 | FLCTL_MASSERASE_TIMCTL  | 11Ch   |
| Burst Program Timing Control              | FLCTL_BURSTPRG_TIMCTL   | 120h   |

## 表 6-31. Precision ADC Registers (Base Address: 0x4001\_2000)

| REGISTER NAME                      | ACRONYM     | OFFSET |
|------------------------------------|-------------|--------|
| Control 0                          | ADC14CTL0   | 00h    |
| Control 1                          | ADC14CTL1   | 04h    |
| Window Comparator Low Threshold 0  | ADC14LO0    | 08h    |
| Window Comparator High Threshold 0 | ADC14HI0    | 0Ch    |
| Window Comparator Low Threshold 1  | ADC14LO1    | 10h    |
| Window Comparator High Threshold 1 | ADC14HI1    | 14h    |
| Memory Control 0                   | ADC14MCTL0  | 18h    |
| Memory Control 1                   | ADC14MCTL1  | 1Ch    |
| Memory Control 2                   | ADC14MCTL2  | 20h    |
| Memory Control 3                   | ADC14MCTL3  | 24h    |
| Memory Control 4                   | ADC14MCTL4  | 28h    |
| Memory Control 5                   | ADC14MCTL5  | 2Ch    |
| Memory Control 6                   | ADC14MCTL6  | 30h    |
| Memory Control 7                   | ADC14MCTL7  | 34h    |
| Memory Control 8                   | ADC14MCTL8  | 38h    |
| Memory Control 9                   | ADC14MCTL9  | 3Ch    |
| Memory Control 10                  | ADC14MCTL10 | 40h    |
| Memory Control 11                  | ADC14MCTL11 | 44h    |
| Memory Control 12                  | ADC14MCTL12 | 48h    |
| Memory Control 13                  | ADC14MCTL13 | 4Ch    |
| Memory Control 14                  | ADC14MCTL14 | 50h    |
| Memory Control 15                  | ADC14MCTL15 | 54h    |
| Memory Control 16                  | ADC14MCTL16 | 58h    |
| Memory Control 17                  | ADC14MCTL17 | 5Ch    |
| Memory Control 18                  | ADC14MCTL18 | 60h    |
| Memory Control 19                  | ADC14MCTL19 | 64h    |
| Memory Control 20                  | ADC14MCTL20 | 68h    |



# 表 6-31. Precision ADC Registers (Base Address: 0x4001\_2000) (continued)

| REGISTER NAME      | ACRONYM     | OFFSET |
|--------------------|-------------|--------|
| Memory Control 21  | ADC14MCTL21 | 6Ch    |
| Memory Control 22  | ADC14MCTL22 | 70h    |
| Memory Control 23  | ADC14MCTL23 | 74h    |
| Memory Control 24  | ADC14MCTL24 | 78h    |
| Memory Control 25  | ADC14MCTL25 | 7Ch    |
| Memory Control 26  | ADC14MCTL26 | 80h    |
| Memory Control 27  | ADC14MCTL27 | 84h    |
| Memory Control 28  | ADC14MCTL28 | 88h    |
| Memory Control 29  | ADC14MCTL29 | 8Ch    |
| Memory Control 30  | ADC14MCTL30 | 90h    |
| Memory Control 31  | ADC14MCTL31 | 94h    |
| Memory 0           | ADC14MEM0   | 98h    |
| Memory 1           | ADC14MEM1   | 9Ch    |
| Memory 2           | ADC14MEM2   | A0h    |
| Memory 3           | ADC14MEM3   | A4h    |
| Memory 4           | ADC14MEM4   | A8h    |
| Memory 5           | ADC14MEM5   | ACh    |
| Memory 6           | ADC14MEM6   | B0h    |
| Memory 7           | ADC14MEM7   | B4h    |
| Memory 8           | ADC14MEM8   | B8h    |
| Memory 9           | ADC14MEM9   | BCh    |
| Memory 10          | ADC14MEM10  | C0h    |
| Memory 11          | ADC14MEM11  | C4h    |
| Memory 12          | ADC14MEM12  | C8h    |
| Memory 13          | ADC14MEM13  | CCh    |
| Memory 14          | ADC14MEM14  | D0h    |
| Memory 15          | ADC14MEM15  | D4h    |
| Memory 16          | ADC14MEM16  | D8h    |
| Memory 17          | ADC14MEM17  | DCh    |
| Memory 18          | ADC14MEM18  | E0h    |
| Memory 19          | ADC14MEM19  | E4h    |
| Memory 20          | ADC14MEM20  | E8h    |
| Memory 21          | ADC14MEM21  | ECh    |
| Memory 22          | ADC14MEM22  | F0h    |
| Memory 23          | ADC14MEM23  | F4h    |
| Memory 24          | ADC14MEM24  | F8h    |
| Memory 25          | ADC14MEM25  | FCh    |
| Memory 26          | ADC14MEM26  | 100    |
| Memory 27          | ADC14MEM27  | 104    |
| Memory 28          | ADC14MEM28  | 108    |
| Memory 29          | ADC14MEM29  | 10C    |
| Memory 30          | ADC14MEM30  | 110h   |
| Memory 31          | ADC14MEM31  | 114h   |
| Interrupt Enable 0 | ADC14IER0   | 13Ch   |
| Interrupt Enable 1 | ADC14IER1   | 140h   |
| Interrupt Flag 0   | ADC14IFGR0  | 144h   |
| Interrupt Flag 1   | ADC14IFGR1  | 148h   |

## 表 6-31. Precision ADC Registers (Base Address: 0x4001\_2000) (continued)

| REGISTER NAME          | ACRONYM       | OFFSET |
|------------------------|---------------|--------|
| Clear Interrupt Flag 0 | ADC14CLRIFGR0 | 14Ch   |
| Clear Interrupt Flag 1 | ADC14CLRIFGR1 | 150h   |
| Interrupt Vector       | ADC14IV       | 154h   |

#### 6.3.3.2 Peripheral Bit Band Alias Region

The 32MB region from 0x4200\_0000 to 0x43FF\_FFFF forms the bit-band alias region for the 1MB peripheral region. Bit-banding is a feature of the Cortex-M4 processor and allows the application to set or clear individual bits throughout the peripheral memory space without using the pipeline bandwidth of the processor to carry out an exclusive read-modify-write sequence.

注

The restriction of accessing 16-bit peripherals only through byte or half-word accesses also applies to the corresponding bit-band region of these peripherals. In other words, writes to the bit-band alias region for these peripherals must be in the form of byte or half-word accesses only.

## 6.3.4 Debug and Trace Peripheral Zone

This zone maps the internal and external PPB regions of the Cortex-M4 (see 表 6-32). The following peripherals are mapped to this zone:

- Core and System debug control registers (internal PPB)
- NVIC and other registers in the System Control space of the Cortex-M4 (internal PPB)
- FPB, DWT, ITM (internal PPB)
- TPIU, Debug ROM table (external PPB)
- Reset Controller (external PPB)
- System Controller (external PPB)

## 表 6-32. Debug Zone Memory Map

| ADDRESS RANGE              | MODULE OR PERIPHERAL           | REMARKS      |
|----------------------------|--------------------------------|--------------|
| 0xE000_0000 to 0xE000_0FFF | ITM                            | Internal PPB |
| 0xE000_1000 to 0xE000_1FFF | DWT                            | Internal PPB |
| 0xE000_2000 to 0xE000_2FFF | FPB                            | Internal PPB |
| 0xE000_3000 to 0xE000_DFFF | Reserved                       | Internal PPB |
| 0xE000_E000 to 0xE000_EFFF | Cortex-M4 System Control Space | Internal PPB |
| 0xE000_F000 to 0xE003_FFFF | Reserved                       | Internal PPB |
| 0xE004_0000 to 0xE004_0FFF | TPIU                           | External PPB |
| 0xE004_1000 to 0xE004_1FFF | Reserved                       | External PPB |
| 0xE004_2000 to 0xE004_23FF | Reset Controller (see 表 6-33)  | External PPB |
| 0xE004_2400 to 0xE004_2FFF | Reserved                       | External PPB |
| 0xE004_3000 to 0xE004_33FF | System Controller (see 表 6-34) | External PPB |
| 0xE004_3400 to 0xE004_3FFF | Reserved                       | External PPB |
| 0xE004_4000 to 0xE004_43FF | System Controller              | External PPB |
| 0xE004_4400 to 0xE00F_EFFF | Reserved                       | External PPB |
| 0xE00F_F000 to 0xE00F_FFFF | ROM Table (External PPB)       | External PPB |
| 0xE010_0000 to 0xFFFF_FFF  | Reserved                       | Vendor Space |

注

For the address maps of the ARM modules listed in 表 6-32, see the Cortex-M4 technical reference manual at www.arm.com.

## 表 6-33. RSTCTL Registers

| REGISTER NAME           | ACRONYM               | OFFSET |
|-------------------------|-----------------------|--------|
| Reset Request           | RSTCTL_RESET_REQ      | 000h   |
| Hard Reset Status       | RSTCTL_HARDRESET_STAT | 004h   |
| Hard Reset Status Clear | RSTCTL_HARDRESET_CLR  | 008h   |
| Hard Reset Status Set   | RSTCTL_HARDRESET_SET  | 00Ch   |
| Soft Reset Status       | RSTCTL_SOFTRESET_STAT | 010h   |
| Soft Reset Status Clear | RSTCTL_SOFTRESET_CLR  | 014h   |
| Soft Reset Status Set   | RSTCTL_SOFTRESET_SET  | 018h   |
| PSS Reset Status        | RSTCTL_PSSRESET_STAT  | 100h   |
| PSS Reset Status Clear  | RSTCTL_PSSRESET_CLR   | 104h   |
| PCM Reset Status        | RSTCTL_PCMRESET_STAT  | 108h   |
| PCM Reset Status Clear  | RSTCTL_PCMRESET_CLR   | 10Ch   |
| Pin Reset Status        | RSTCTL_PINRESET_STAT  | 110h   |

Detailed Description



### 表 6-33. RSTCTL Registers (continued)

| REGISTER NAME             | ACRONYM                 | OFFSET |
|---------------------------|-------------------------|--------|
| Pin Reset Status Clear    | RSTCTL_PINRESET_CLR     | 114h   |
| Reboot Reset Status       | RSTCTL_REBOOTRESET_STAT | 118h   |
| Reboot Reset Status Clear | RSTCTL_REBOOTRESET_CLR  | 11Ch   |
| CS Reset Status           | RSTCTL_CSRESET_STAT     | 120h   |
| CS Reset Status Clear     | RSTCTL_CSRESET_CLR      | 124h   |

#### 表 6-34. SYSCTL Registers

| REGISTER NAME                               | ACRONYM            | OFFSET |
|---------------------------------------------|--------------------|--------|
| Reboot Control                              | SYS_REBOOT_CTL     | 0000h  |
| NMI Control and Status                      | SYS_NMI_CTLSTAT    | 0004h  |
| Watchdog Reset Control                      | SYS_WDTRESET_CTL   | 0008h  |
| Peripheral Halt Control                     | SYS_PERIHALT_CTL   | 000Ch  |
| SRAM Size                                   | SYS_SRAM_SIZE      | 0010h  |
| SRAM Bank Enable                            | SYS_SRAM_BANKEN    | 0014h  |
| SRAM Bank Retention Control                 | SYS_SRAM_BANKRET   | 0018h  |
| Flash Size                                  | SYS_FLASH_SIZE     | 0020h  |
| Digital I/O Glitch Filter Control           | SYS_DIO_GLTFLT_CTL | 0030h  |
| IP Protected Secure Zone Data Access Unlock | SYS_SECDATA_UNLOCK | 0040h  |
| Master Unlock                               | SYS_MASTER_UNLOCK  | 1000h  |
| Boot Override Request 0                     | SYS_BOOTOVER_REQ0  | 1004h  |
| Boot Override Request 1                     | SYS_BOOTOVER_REQ1  | 1008h  |
| Boot Override Acknowledge                   | SYS_BOOTOVER_ACK   | 100Ch  |
| Reset Request                               | SYS_RESET_REQ      | 1010h  |
| Reset Status and Override                   | SYS_RESET_STATOVER | 1014h  |
| System Status                               | SYS_SYSTEM_STAT    | 1020h  |

#### 6.4 Memories on the MSP432P401x

The MSP432P401x MCUs include flash memory and SRAM for general application purposes. In addition, the devices include a backup memory (a portion of total available SRAM) that is retained in low-power modes.

#### 6.4.1 Flash Memory

The MSP432P401x MCUs include a high-endurance low-power flash memory that supports up to a minimum of 20000 write or erase cycles. The flash memory is 128 bits wide, thereby enabling high code execution performance by virtue of each fetch returning up to four 32-bit instructions (or up to eight 16-bit instructions). The flash is further divided into two types of subregions: main memory and information memory.

From a physical perspective, the flash memory comprises two banks, with the main and information memory regions divided equally between the two banks. This permits an application to carry out a simultaneous read or execute operation from one bank while the other bank may be undergoing a program or erase operation.





图 6-5. Flash Memory Map

#### 6.4.1.1 Flash Main Memory (0x0000\_0000 to 0x0003\_FFFF)

The flash main memory on MSP432P401x MCUs can be up to 256KB. Flash main memory consists of up to 64 sectors of 4KB each, with a minimum erase granularity of 4KB (1 sector). The main memory can be viewed as two independent identical banks of up to 128KB each, allowing simultaneous read or execute from one bank while the other bank is undergoing a program or erase operation.

#### 6.4.1.2 Flash Information Memory (0x0020 0000 to 0x0020 3FFF)

The flash information memory region is 16KB. Flash information memory consists of four sectors of 4KB each, with a minimum erase granularity of 4KB (1 sector). 表 6-35 describes different regions of flash information memory and the contents of each of the regions. The flash information memory region that contains the device descriptor (TLV) is factory configured for protection against write and erase operations.

WRITE AND ERASE REGION **ADDRESS RANGE CONTENTS** PROTECTED? Bank 0, Sector 0 0x0020\_0000 to 0x0020\_0FFF Flash boot-override mailbox Nο Bank 0, Sector 1 0x0020\_1000 to 0x0020\_1FFF Device descriptor (TLV) Yes Bank 1, Sector 0 0x0020\_2000 to 0x0020\_2FFF TI BSL No Bank 1, Sector 1 0x0020\_3000 to 0x0020\_3FFF TI BSL No

表 6-35. Flash Information Memory Regions

#### 6.4.1.3 Flash Operation

The flash memory provides multiple read and program modes of operation that the application can deploy. Up to 128 bits (memory word width) can be programmed (set from 1 to 0) in a single program operation. Although the CPU data buses are 32 bits wide, the flash can buffer 128-bit write data before initiating flash programming, thereby making it more seamless and power efficient for software to program large blocks of data at a time. In addition, the flash memory also supports a burst write mode that takes less time when compared to programming words individually. See for information on timing parameters.

The flash main and information memory regions offer write/erase protection control at a sector granularity to enable software to optimize operations like mass erase while protecting certain regions of the flash. In low-power modes of operation, the flash memory is disabled and put in a power-down state to minimize leakage.



For details on the flash memory and its various modes of operation and configuration, see the *Flash Controller (FLCTL)* chapter in the MSP432P4xx SimpleLink<sup>TM</sup> Microcontrollers Technical Reference Manual.

注

Depending on the CPU (MCLK) frequency and the active mode in use, the flash may need to be accessed with single/multiple wait states. Whenever there is a change required in the operating frequency, it is the responsibility of the application to ensure that the flash access wait states are configured correctly before the frequency change is effected. See the electrical specification for details on flash wait state requirements.

#### 6.4.2 SRAM

The MSP432P401x MCUs support up to 64KB of SRAM, with the rest of the 1MB SRAM region reserved. The SRAM is aliased in both Code and SRAM zones. This enables fast single-cycle execution of code from the SRAM, as the Cortex-M4 processor pipelines instruction fetches to memory zones other than the Code space. As with the flash memory, the SRAM can be powered down or placed in a low-leakage retention state in low-power modes of operation.

图 6-6 shows the memory map of SRAM on MSP432P401x MCUs.



图 6-6. SRAM Map

#### 6.4.2.1 SRAM Bank Enable Configuration

The application can optimize the power consumption of the SRAM. To enable this, the SRAM is divided into 8KB banks that can be individually powered down. Banks that are powered down remain powered down in both active and low-power modes of operation, thereby limiting any unnecessary inrush current when the device transitions between active and retention-based low-power modes. The application can also disable one (or more) banks for a certain stage in the processing and enable it for another stage.

When a particular bank is disabled, reads to its address space return 0h, and writes are discarded. To prevent 'holes' in the memory map, if a particular bank is enabled, all the lower banks are also forced to enabled state. This ensures a contiguous memory map through the set of enabled banks instead of a allowing a disabled bank to appear between enabled banks. For example:

- If there are eight banks in the device, values of 00111111 and 00000111 are acceptable.
- Values like 00010111 are not valid, and the resultant bank configuration is automatically set to 00011111.
- For example, for a 4-bank SRAM, the only allowed values are 0001, 0011, 0111, and 1111.

Bank 0 of the SRAM is always enabled and cannot be disabled. For all other banks, any enable or disable change results in the SRAM\_RDY bit of the SYS\_SRAM\_BANKEN register being set to 0 until the configuration change is effective. Any accesses to the SRAM is stalled during this time, and access resumes only after the SRAM banks are ready for read or write operations. This is handled transparently and does not require any code intervention. See the SRAM characteristics in the electrical specification for the SRAM bank enable or disable latency.

#### 6.4.2.2 SRAM Bank Retention Configuration and Backup Memory

The application can optimize the leakage power consumption of the SRAM in LPM3 and LPM4 modes of operation. To enable this, each SRAM bank can be individually configured for retention. Banks that are enabled for retention retain their data through the LPM3 and LPM4 modes. The application can also retain a subset of the enabled banks.

For example, the application may need 32KB of SRAM for its processing needs (four banks are kept enabled). However, of these four banks, only one bank may contain critical data that must be retained in LPM3 or LPM4, while the rest are powered off completely to minimize power consumption.

Bank 0 of the SRAM is always retained and cannot be powered down. Therefore, it also operates up as a possible backup memory in the LPM3, LPM4, and LPM3.5 modes of operation. In the case of LPM3 and LPM4 modes, the full 8KB of SRAM bank 0 is retained but in the case of LPM3.5 mode only 6KB of SRAM bank 0 is retained. The 2KB of SRAM bank 0 over the address range 0x2000\_0000 to 0x2000\_07FF is not retained in LPM3.5 mode.

#### 6.4.3 ROM

The MSP432P401x MCUs support 32KB of ROM, with the rest of the 1MB region reserved (for future upgrades). The lower 2KB of the ROM is reserved for TI internal purposes and accesses to this space returns an error response. The rest of the ROM is used for driver libraries.

注

The entire ROM region returns an error response for write accesses. The lower 2KB of the ROM always returns an error response for any access.

### 6.5 DMA

The MSP432P401x MCUs implement an 8-channel ARM  $\mu$ DMA. This allows eight simultaneously active channels for data transfer between memory and peripherals without needing to use the bandwidth of the CPU (thereby reducing power by idling the CPU when there is no data processing required). In addition, the DMA remains active in multiple low-power modes of operation, allowing for a very low power state in which data can be transferred at low rates.

For maximum flexibility, up to eight DMA event sources can map to any of the eight channels. This is controlled through configuration registers in the DMA. In addition, the DMA can generate up to four interrupt requests (described in  $\dagger$  6.5.2). For details regarding configuration of the DMA, see the DMA chapter in the MSP432P4xx  $SimpleLink^{TM}$  Microcontrollers Technical Reference Manual.



## 6.5.1 DMA Source Mapping

Each channel of the eight available channels has a control register that can select any of the device-level DMA sources as the final source for that corresponding channel. 表 6-36 lists the sources available for mapping to each channel, based on the value of the Source Configuration (SRCCFG) register. The DMA transfers are initiated upon rising edge of the selected DMA source.

#### 表 6-36. DMA Sources

|           | SRCCFG = 0 | SRCCFG = 1  | SRCCFG = 2   | SRCCFG = 3   | SRCCFG = 4   | SRCCFG = 5   | SRCCFG = 6 | SRCCFG = 7              |
|-----------|------------|-------------|--------------|--------------|--------------|--------------|------------|-------------------------|
| Channel 0 | Reserved   | eUSCI_A0 TX | eUSCI_B0 TX0 | eUSCI_B3 TX1 | eUSCI_B2 TX2 | eUSCI_B1 TX3 | TA0CCR0    | AES256_Trigger0         |
| Channel 1 | Reserved   | eUSCI_A0 RX | eUSCI_B0 RX0 | eUSCI_B3 RX1 | eUSCI_B2 RX2 | eUSCI_B1 RX3 | TA0CCR2    | AES256_Trigger1         |
| Channel 2 | Reserved   | eUSCI_A1 TX | eUSCI_B1 TX0 | eUSCI_B0 TX1 | eUSCI_B3 TX2 | eUSCI_B2 TX3 | TA1CCR0    | AES256_Trigger2         |
| Channel 3 | Reserved   | eUSCI_A1 RX | eUSCI_B1 RX0 | eUSCI_B0 RX1 | eUSCI_B3 RX2 | eUSCI_B2 RX3 | TA1CCR2    | Reserved                |
| Channel 4 | Reserved   | eUSCI_A2 TX | eUSCI_B2 TX0 | eUSCI_B1 TX1 | eUSCI_B0 TX2 | eUSCI_B3 TX3 | TA2CCR0    | Reserved                |
| Channel 5 | Reserved   | eUSCI_A2 RX | eUSCI_B2 RX0 | eUSCI_B1 RX1 | eUSCI_B0 RX2 | eUSCI_B3 RX3 | TA2CCR2    | Reserved                |
| Channel 6 | Reserved   | eUSCI_A3 TX | eUSCI_B3 TX0 | eUSCI_B2 TX1 | eUSCI_B1 TX2 | eUSCI_B0 TX3 | TA3CCR0    | DMAE0<br>(External Pin) |
| Channel 7 | Reserved   | eUSCI_A3 RX | eUSCI_B3 RX0 | eUSCI_B2 RX1 | eUSCI_B1 RX2 | eUSCI_B0 RX3 | TA3CCR2    | Precision ADC           |

注

Any source marked as Reserved is unused. It may be used for software-controlled DMA tasks, but typically it is reserved for enhancement purposes on future devices.

## 6.5.2 DMA Completion Interrupts

In the case of the ARM µDMA controller, it is usually the responsibility of software to maintain a list of channels that have completed their operation. To provide further flexibility, the MSP432P401x DMA supports four DMA completion interrupts, which are mapped in the following way:

- DMA\_INT0: Logical OR of all completion events except those that are already mapped to DMA\_INT1, DMA\_INT2, or DMA\_INT3.
- DMA\_INT1, DMA\_INT2, DMA\_INT3: Can be mapped to the DMA completion event of any of the eight channels.

注

Software must make sure that DMA\_INT1, DMA\_INT2, and DMA\_INT3 are mapped to different channels, so that the same channel does not result in multiple interrupts at the NVIC.

## 6.5.3 DMA Access Privileges

The DMA has access to all of the memories and peripheral configuration interfaces of the device. If the device is configured for IP protection, DMA access to the flash is restricted to only bank 1 of the flash main and information memory regions. This restriction prevents the DMA from being used as an unauthorized access source into bank 0 of the flash, where secure data regions are housed.

## 6.6 Memory Map Access Details

The bus system on the MSP432P401x MCUs incorporates four masters, which can initiate various types of transactions:

- ICODE: Cortex-M4 instruction fetch bus. Accesses the Code zone only
- DCODE: Cortex-M4 data and literal load/store bus. Accesses the Code zone only. Debugger accesses to Code zone also appear on this bus.
- SBUS: Cortex-M4 data read and write bus. Accesses to all zones except Code zones and PPB memory space only. Debugger accesses to this space also appear on this bus.



DMA: Access to all zones except the PPB memory space

注

The PPB space is dedicated only to the Cortex-M4 Private Peripheral Bus.

## 6.6.1 Master and Slave Access Priority Settings

表 6-37 lists all of the available masters (rows) and their access permissions to slaves (columns). If multiple masters can access one slave, the table lists access priorities if arbitration is required. A lower number in the table indicates a higher arbitration priority (the priority is always fixed).

表 6-37. Master and Slave Access Priority

|       | FLASH MEMORY     | ROM | SRAM             | PERIPHERALS |
|-------|------------------|-----|------------------|-------------|
| ICODE | 3                | 2   | 4                | N/A         |
| DCODE | 2 (1)            | 1   | 2                | N/A         |
| SBUS  | N/A              | N/A | 3                | 2           |
| DMA   | 1 <sup>(2)</sup> | N/A | 1 <sup>(3)</sup> | 1           |

- Access from the DCODE to flash memory may be restricted if the device is operating in a secure mode.
- (2) Access from DMA to flash memory are restricted to Bank 1 if the device is operating in a secure mode with IP protection enabled. In such cases, access to Bank 0 returns an error response.
- (3) Although the SRAM is mapped to both Code and System spaces, accesses from DMA to SRAM must use only the System space. DMA accesses to SRAM in Code space will result in bus error.

## 6.6.2 Memory Map Access Response

表 6-38 summarizes the access responses to the entire memory map of the MSP432P401x MCUs.

表 6-38. Memory Map Access Response

| ADDRESS RANGE              | DESCRIPTION               | READ (1)          | WRITE (1)         | INSTRUCTION<br>FETCH (1) |
|----------------------------|---------------------------|-------------------|-------------------|--------------------------|
| 0x0000_0000 to 0x0003_FFFF | Flash Main Memory         | OK                | OK (2)(3)         | OK                       |
| 0x0004_0000 to 0x001F_FFFF | Reserved                  | Error             | Error             | Error                    |
| 0x0020_0000 to 0x0020_3FFF | Flash Information Memory  | OK                | OK <sup>(3)</sup> | OK                       |
| 0x0020_4000 to 0x00FF_FFFF | Reserved                  | Error             | Error             | Error                    |
| 0x0100_0000 to 0x0100_FFFF | SRAM                      | OK                | OK                | OK                       |
| 0x0101_0000 to 0x01FF_FFFF | Reserved                  | Error             | Error             | Error                    |
| 0x0200_0000 to 0x0200_03FF | ROM (Reserved)            | Error             | Error             | Error                    |
| 0x0200_0400 to 0x0200_7FFF | ROM                       | OK                | Error             | OK                       |
| 0x0200_8000 to 0x1FFF_FFFF | Reserved                  | Error             | Error             | Error                    |
| 0x2000_0000 to 0x2000_FFFF | SRAM                      | OK                | OK                | OK                       |
| 0x2001_0000 to 0x21FF_FFFF | Reserved                  | Error             | Error             | Error                    |
| 0x2200_0000 to 0x23FF_FFFF | SRAM bit-band alias       | OK <sup>(4)</sup> | OK                | Error                    |
| 0x2400_0000 to 0x3FFF_FFFF | Reserved                  | Error             | Error             | Error                    |
| 0x4000_0000 to 0x4001_FFFF | Peripheral                | OK                | OK                | Error                    |
| 0x4002_0000 to 0x41FF_FFFF | Reserved                  | Error             | Error             | Error                    |
| 0x4200_0000 to 0x43FF_FFFF | Peripheral bit-band alias | OK <sup>(4)</sup> | OK                | Error                    |
| 0x4400_0000 to 0xDFFF_FFFF | Reserved                  | Error             | Error             | Error                    |

<sup>(1)</sup> A reserved memory region returns 0h on reads and instruction fetches. Writes to this region are ignored.

6 Detailed Description

版权 © 2015-2017, Texas Instruments Incorporated

<sup>(2)</sup> If the user memory address is part of a secure region, this access returns an error if it is initiated by an unauthorized source. For more details, see Configuring Security and Bootloader (BSL) on MSP432P4xx.

<sup>3)</sup> Writes to this address are ignored if the sector has write protection enabled.

<sup>(4)</sup> Reads from the bit-band region return 00h if the bit is clear and 01h if the bit is set.



#### 表 6-38. Memory Map Access Response (continued)

| ADDRESS RANGE              | DESCRIPTION                        | READ (1) | WRITE (1) | INSTRUCTION<br>FETCH <sup>(1)</sup> |
|----------------------------|------------------------------------|----------|-----------|-------------------------------------|
| 0xE000_0000 to 0xE003_FFFF | Internal PPB (5)                   | OK       | OK        | Error                               |
| 0xE004_0000 to 0xE004_0FFF | TPIU (External PPB)                | OK       | OK        | Error                               |
| 0xE004_1000 to 0xE004_1FFF | Reserved                           | Reserved | Reserved  | Error                               |
| 0xE004_2000 to 0xE004_23FF | Reset Controller<br>(External PPB) | ОК       | ОК        | Error                               |
| 0xE004_2400 to 0xE004_2FFF | Reserved                           | Reserved | Reserved  | Error                               |
| 0xE004_3000 to 0xE004_33FF | SYSCTL (External PPB)              | OK       | OK        | Error                               |
| 0xE004_3400 to 0xE004_3FFF | Reserved                           | Reserved | Reserved  | Error                               |
| 0xE004_4000 to 0xE004_43FF | SYSCTL (External PPB)              | OK       | OK        | Error                               |
| 0xE004_4400 to 0xE00F_EFFF | Reserved                           | Reserved | Reserved  | Error                               |
| 0xE00F_F000 to 0xE00F_FFFF | ROM Table (External PPB)           | OK       | OK        | Error                               |
| 0xE010_0000 to 0xFFFF_FFFF | Reserved                           | Error    | Error     | Error                               |

<sup>(5)</sup> See the Cortex-M4 technical reference manual at www.arm.com for details of the memory map of the internal PPB.

#### 6.7 Interrupts

The Cortex-M4 processor on MSP432P401x MCUs implements an NVIC with 64 external interrupt lines and 8 levels of priority. From an application perspective, the interrupt sources at the device level are divided into two classes, the NMI and the User Interrupts. Internally, the CPU exception model handles the various exceptions (internal and external events including CPU instruction, memory, and bus fault conditions) in a fixed and configurable order of priority. For details on the handling of various exception priorities (including CPU reset and fault models), see the ARM-V7M architecture reference manual at www.arm.com.

### 6.7.1 NMI

The NMI input of the NVIC has the following possible sources:

- External NMI pin (if configured in NMI mode)
- Oscillator fault condition
- Power Supply System (PSS) generated interrupts
- Power Control Manager (PCM) generated interrupts

## 6.7.2 Device-Level User Interrupts

表 6-39 lists the various interrupt sources and their connection to the NVIC inputs

注

Some sources may have multiple interrupt conditions, in which case the appropriate interrupt status/flag register of the source must be examined to differentiate between the generating conditions.

## 表 6-39. NVIC Interrupts

| NVIC INTERRUPT INPUT | SOURCE             | FLAGS IN SOURCE |
|----------------------|--------------------|-----------------|
| INTISR[0]            | PSS <sup>(1)</sup> |                 |
| INTISR[1]            | CS <sup>(1)</sup>  |                 |
| INTISR[2]            | PCM (1)            |                 |
| INTISR[3]            | WDT_A              |                 |

<sup>(1)</sup> This source can also be mapped to the system NMI. See the MSP432P4xx SimpleLink™ Microcontrollers Technical Reference Manual for more details.



## 表 6-39. NVIC Interrupts (continued)

| NVIC INTERRUPT INPUT | SOURCE                  | FLAGS IN SOURCE                                                                                 |
|----------------------|-------------------------|-------------------------------------------------------------------------------------------------|
| INTISR[4]            | FPU_INT (2)             | Combined interrupt from flags in the FPSCR (part of Cortex-M4 FPU)                              |
| INTISR[5]            | FLCTL                   | Flash Controller interrupt flags                                                                |
| INTISR[6]            | COMP_E0                 | Comparator_E0 interrupt flags                                                                   |
| INTISR[7]            | COMP_E1                 | Comparator_E1 interrupt flags                                                                   |
| INTISR[8]            | Timer_A0                | TA0CCTL0.CCIFG                                                                                  |
| INTISR[9]            | Timer_A0                | TA0CCTLx.CCIFG (x = 1 to 4), TA0CTL.TAIFG                                                       |
| INTISR[10]           | Timer_A1                | TA1CCTL0.CCIFG                                                                                  |
| INTISR[11]           | Timer_A1                | TA1CCTLx.CCIFG (x = 1 to 4), TA1CTL.TAIFG                                                       |
| INTISR[12]           | Timer_A2                | TA2CCTL0.CCIFG                                                                                  |
| INTISR[13]           | Timer_A2                | TA2CCTLx.CCIFG (x = 1 to 4), TA2CTL.TAIFG                                                       |
| INTISR[14]           | Timer_A3                | TA3CCTL0.CCIFG                                                                                  |
| INTISR[15]           | Timer_A3                | TA3CCTLx.CCIFG (x = 1 to 4), TA3CTL.TAIFG                                                       |
| INTISR[16]           | eUSCI_A0                | UART or SPI mode TX, RX, and Status Flags                                                       |
| INTISR[17]           | eUSCI_A1                | UART or SPI mode TX, RX, and Status Flags                                                       |
| INTISR[18]           | eUSCI_A2                | UART or SPI mode TX, RX, and Status Flags                                                       |
| INTISR[19]           | eUSCI_A3                | UART or SPI mode TX, RX, and Status Flags                                                       |
| INTISR[20]           | eUSCI_B0                | SPI or I <sup>2</sup> C mode TX, RX, and Status Flags (I <sup>2</sup> C in multiple-slave mode) |
| INTISR[21]           | eUSCI_B1                | SPI or I <sup>2</sup> C mode TX, RX, and Status Flags (I <sup>2</sup> C in multiple-slave mode) |
| INTISR[22]           | eUSCI_B2                | SPI or I <sup>2</sup> C mode TX, RX, and Status Flags (I <sup>2</sup> C in multiple-slave mode) |
| INTISR[23]           | eUSCI_B3                | SPI or I <sup>2</sup> C mode TX, RX, and Status Flags (I <sup>2</sup> C in multiple-slave mode) |
| INTISR[24]           | Precision ADC           | IFG[0-31], LO/IN/HI-IFG, RDYIFG, OVIFG, TOVIFG                                                  |
| INTISR[25]           | Timer32_INT1            | Timer32 Interrupt for Timer1                                                                    |
| INTISR[26]           | Timer32_INT2            | Timer32 Interrupt for Timer2                                                                    |
| INTISR[27]           | Timer32_INTC            | Timer32 Combined Interrupt                                                                      |
| INTISR[28]           | AES256                  | AESRDYIFG                                                                                       |
| INTISR[29]           | RTC_C                   | OFIFG, RDYIFG, TEVIFG, AIFG, RT0PSIFG, RT1PSIFG                                                 |
| INTISR[30]           | DMA_ERR                 | DMA error interrupt                                                                             |
| INTISR[31]           | DMA_INT3                | DMA completion interrupt3                                                                       |
| INTISR[32]           | DMA_INT2                | DMA completion interrupt2                                                                       |
| INTISR[33]           | DMA_INT1                | DMA completion interrupt1                                                                       |
| INTISR[34]           | DMA_INT0 <sup>(3)</sup> | DMA completion interrupt0                                                                       |
| INTISR[35]           | I/O Port P1             | P1IFG.x (x = 0 to 7)                                                                            |
| INTISR[36]           | I/O Port P2             | P2IFG.x ( $x = 0 \text{ to } 7$ )                                                               |
| INTISR[37]           | I/O Port P3             | P3IFG.x ( $x = 0 \text{ to } 7$ )                                                               |
| INTISR[38]           | I/O Port P4             | P4IFG.x ( $x = 0 \text{ to } 7$ )                                                               |
| INTISR[39]           | I/O Port P5             | P5IFG.x ( $x = 0 \text{ to } 7$ )                                                               |
| INTISR[40]           | I/O Port P6             | P6IFG.x (x = 0 to 7)                                                                            |
| INTISR[41]           | Reserved                |                                                                                                 |
| INTISR[42]           | Reserved                |                                                                                                 |
| INTISR[43]           | Reserved                |                                                                                                 |
| INTISR[44]           | Reserved                |                                                                                                 |
| INTISR[45]           | Reserved                |                                                                                                 |
| INTISR[46]           | Reserved                |                                                                                                 |
| INTISR[47]           | Reserved                |                                                                                                 |
| INTISR[48]           | Reserved                |                                                                                                 |

<sup>(2)</sup> The FPU of the Cortex-M4 can generate interrupts due to multiple floating point exceptions. It is the responsibility of software to process and clear the interrupt flags in the FPSCR.

DMA\_INT0 has a different functionality from DMA\_INT1, DMA\_INT2, or DMA\_INT3. See † 6.5.2 for more details.



#### 表 6-39. NVIC Interrupts (continued)

| NVIC INTERRUPT INPUT | SOURCE   | FLAGS IN SOURCE |
|----------------------|----------|-----------------|
| INTISR[49]           | Reserved |                 |
| INTISR[50]           | Reserved |                 |
| INTISR[51]           | Reserved |                 |
| INTISR[52]           | Reserved |                 |
| INTISR[53]           | Reserved |                 |
| INTISR[54]           | Reserved |                 |
| INTISR[55]           | Reserved |                 |
| INTISR[56]           | Reserved |                 |
| INTISR[57]           | Reserved |                 |
| INTISR[58]           | Reserved |                 |
| INTISR[59]           | Reserved |                 |
| INTISR[60]           | Reserved |                 |
| INTISR[61]           | Reserved |                 |
| INTISR[62]           | Reserved |                 |
| INTISR[63]           | Reserved |                 |

注

The Interrupt Service Routine (ISR) must ensure that the relevant interrupt flag in the source peripheral is cleared before returning from the ISR. If this is not done, the same interrupt may be incorrectly triggered again as a new event, even though the event has already been processed by the ISR. As there may be a few cycles of delay between the execution of the write command and the actual write reflecting in the interrupt flag register of the peripheral, the recommendation is to carry out the write and wait for a few cycles before exiting the ISR. Alternatively, the application can do an explicit read to ensure that the flag is cleared before exiting the ISR.

### 6.8 System Control

System Control comprises the modules that govern the overall behavior of the device, including power management, operating modes, clocks, reset handling, and user configuration settings.

#### 6.8.1 Device Resets

The MSP432P401x MCUs support multiple classes of reset. Each class results in a different level of initiation of device logic, thus allowing the application developer to initiate different resets based reset requirements during code development and debug. The following subsections cover the classes of reset in the device

## 6.8.1.1 Power On/Off Reset (POR)

The POR initiates a complete initialization of the application settings and device configuration information. This class of reset may be initiated either by the PSS, the PCM, the RSTn pin, the Clock System upon DCO external resistor short circuit fault, or the device emulation logic (through the debugger). From an application perspective, all sources of POR return the device to the same state of initialization.

注

Depending on the source of the reset, the device may exhibit different wake-up latencies from the POR. This implementation enables optimization of the reset recovery time.

#### 6.8.1.2 Reboot Reset

The Reboot Reset is identical to the POR and allows the application to emulate a POR class reset without needing to power cycle the device or activate the RSTn pin. It can also be initiated through the debugger and, hence, does not affect the debug connection to the device. On the other hand, a POR results in a debug disconnect.

#### 6.8.1.3 Hard Reset

The Hard Reset resets all modules that are set up or modified by the application. This includes all peripherals and the nondebug logic of the Cortex-M4. The MSP432P401x MCUs support up to 16 sources of Hard Reset. 表 6-40 lists the reset source allocation. The Reset Controller registers can be used to identify the source of reset in the device. For further details, see the *Reset Controller* chapter in the *MSP432P4xx SimpleLink™ Microcontrollers Technical Reference Manual*.

表 6-40. MSP432P401x Hard Reset Sources

| RESET SOURCE<br>NUMBER | SOURCE                                         |
|------------------------|------------------------------------------------|
| 0                      | SYSRESETREQ (System reset output of Cortex-M4) |
| 1                      | WDT_A Time-out (1)                             |
| 2                      | WDT_A Password Violation (1)                   |
| 3                      | FLCTL (2)                                      |
| 4                      | Reserved (3)                                   |
| 5                      | Reserved (3)                                   |
| 6                      | Reserved (3)                                   |
| 7                      | Reserved (3)                                   |
| 8                      | Reserved (3)                                   |
| 9                      | Reserved (3)                                   |
| 10                     | Reserved (3)                                   |
| 11                     | Reserved (3)                                   |
| 12                     | Reserved (3)                                   |
| 13                     | Reserved (3)                                   |
| 14                     | CS <sup>(4)</sup>                              |
| 15                     | PCM <sup>(5)</sup>                             |

- (1) The WDT\_A generated resets can be mapped either as a Hard Reset or a Soft Reset.
- (2) The FLCTL can generate a reset if a voltage anomaly is detected that can corrupt only flash reads and not the rest of the system.
- (3) Reserved indicates that this source of Hard Reset is currently unused and left for future expansion.
- (4) The CS is technically not a source of a Hard Reset, but if a Hard Reset occurs during clock source or frequency changes, the CS can extend the reset to allow the clocks to settle before releasing the system. This reduces the chance of nondeterministic behavior.
- (5) The PCM is technically not a source of a Hard Reset, but if a Hard Reset causes power mode changes, the PCM can extend the reset to allow the system to settle before releasing the Reset. This reduces the chance of nondeterministic behavior.



#### 6.8.1.4 Soft Reset

The Soft Reset resets only the execution component of the system, which is the nondebug logic in the Cortex-M4 and the WDT\_A. This reset remains nonintrusive to all other peripherals and system components. The MSP432P401x MCUs support up to 16 sources of Soft Reset. 表 6-41 lists the reset source allocation. The Reset Controller registers can be used to identify the source of reset in the design. For further details, see the *Reset Controller* chapter in the *MSP432P4xx SimpleLink™ Microcontrollers Technical Reference Manual*.

**RESET SOURCE SOURCE NUMBER** CPU LOCKUP Condition (LOCKUP output of Cortex-M4) 0 WDT\_A Time-out (1) 1 WDT\_A Password Violation (1) 2 Reserved (2) 3 Reserved (2) 4 Reserved (2) 5 Reserved (2) 6 Reserved (2) 7 Reserved (2) 8 Reserved (2) 9 Reserved (2) 10 Reserved (2) 11 Reserved (2) 12 Reserved (2) 13 Reserved (2) 14

表 6-41. MSP432P401x Soft Reset Sources

注

Reserved (2)

To support and enhance debug of reset conditions, the Reset Controller is located on the PPB of the device. This allows the Reset Controller to remain accessible even if the device is stuck in a Hard or Soft reset state. The Reset Controller permits overrides for Hard and Soft resets, thereby allowing an application to regain control of the device and isolate the cause of the stuck reset.

## 6.8.2 Power Supply System (PSS)

15

The PSS controls all the power supply related functionality of the device. It consists of the following components.

#### 6.8.2.1 VCCDET

The VCCDET monitors the input voltage applied at the DVCC and AVCC pins of the device. When the  $V_{CC}$  is found to be below the operating range of the VCCDET trip points, it generates a brownout condition, thereby initiating a device reset (POR class reset).

<sup>(1)</sup> The WDT A generated resets can be mapped either as a Hard Reset or a Soft Reset.

<sup>(2)</sup> Reserved indicates that this source of Soft Reset is currently unused and left for future expansion.

#### 6.8.2.2 Supply Supervisor and Monitor for High Side (SVSMH)

The SVSMH supervises and monitors the V<sub>CC</sub>. SVSMH has a programmable threshold setting and can be used by the application to generate a reset or an interrupt if the V<sub>CC</sub> dips below the desired threshold. In supervisor mode, the SVSMH generates a device reset (POR class reset). In monitor mode, the SVSMH generates an interrupt. The SVSMH can also be disabled if monitoring and supervision of the supply voltage are not required (offers further power savings).

### 6.8.2.3 Core Voltage Regulator

The MSP432P401x MCUs can be programmed to operate either with an LDO or with a DC-DC as the voltage regulator for the digital logic in the core domain of the device. The DC-DC offers significant boost in power efficiency for high-current high-performance applications. The LDO is a highly efficient regulator that offers power advantages at lower V<sub>CC</sub> ranges and in the ultra-low-power modes of operation.

The core operating voltage (output of the LDO or DC-DC) is automatically set by the device depending on the selected operating mode of the device (see 表 6-42 for further details). The device offers seamless switching between LDO and DC-DC operating modes and also implements a seamless DC-DC fail-safe mechanism.

## 6.8.3 Power Control Manager (PCM)

The PCM controls the operating modes of the device and the switching between the modes. This is controlled by the application, which can choose modes to meet its power and performance requirements. 表 6-42 lists the operating modes of the device.

表 6-42. MSP432P401x Operating Modes

| OPERATING MODE   | DESCRIPTION                                                                                                     |
|------------------|-----------------------------------------------------------------------------------------------------------------|
| AM_LDO_VCORE0    | LDO based active mode, normal performance, core voltage level 0                                                 |
| LPM0_LDO_VCORE0  | Same as above, except that CPU is OFF (no code execution)                                                       |
| AM_LDO_VCORE1    | LDO based active mode, maximum performance, core voltage level 1                                                |
| LPM0_LDO_VCORE1  | Same as above, except that CPU is OFF (no code execution)                                                       |
| AM_DCDC_VCORE0   | DC-DC based active mode, normal performance, core voltage level 0                                               |
| LPM0_DCDC_VCORE0 | Same as above, except that CPU is OFF (no code execution)                                                       |
| AM_DCDC_VCORE1   | DC-DC based active mode, maximum performance, core voltage level 1                                              |
| LPM0_DCDC_VCORE1 | Same as above, except that CPU is OFF (no code execution)                                                       |
| AM_LF_VCORE0     | LDO based low-frequency active mode, core voltage level 0                                                       |
| LPM0_LF_VCORE0   | Same as above, except that CPU is OFF (no code execution)                                                       |
| AM_LF_VCORE1     | LDO based low-frequency active mode, core voltage level 1                                                       |
| LPM0_LF_VCORE1   | Same as above, except that CPU is OFF (no code execution)                                                       |
| LPM3_VCORE0      | LDO based low-power mode with full state retention, core voltage level 0, RTC and WDT can be active             |
| LPM3_VCORE1      | LDO based low-power mode with full state retention, core voltage level 1, RTC and WDT can be active             |
| LPM4_VCORE0      | LDO based low-power mode with full state retention, core voltage level 0, all peripherals disabled.             |
| LPM4_VCORE1      | LDO based low-power mode with full state retention, core voltage level 1, all peripherals disabled              |
| LPM3.5           | LDO based low-power mode, core voltage level 0, no retention of peripheral registers, RTC and WDT can be active |
| LPM4.5           | Core voltage turned off, wake-up only through pin reset or wake-up capable I/Os                                 |



## 6.8.4 Clock System (CS)

The CS contains the sources of the various clocks in the device. It also controls the mapping between the sources and the different clocks in the device.

#### 6.8.4.1 LFXT

The LFXT supports 32.768 kHz low-frequency crystals.

#### 6.8.4.2 HFXT

The HFXT supports high-frequency crystals up to 48 MHz.

#### 6.8.4.3 DCO

The DCO is a power-efficient tunable internal oscillator that generates up to 48 MHz. The DCO also supports a high-precision mode when using an external precision resistor.

#### 6.8.4.4 Very Low-Power Low-Frequency Oscillator (VLO)

The VLO is an ultra-low-power internal oscillator that generates a low-accuracy clock at typical frequency of 9.4 kHz.

#### 6.8.4.5 Low-Frequency Reference Oscillator (REFO)

The REFO can be used as an alternate low-power lower-accuracy source of a 32.768 kHz clock instead of the LFXT. The REFO can also be programmed to generate a 128 kHz clock.

### 6.8.4.6 Module Oscillator (MODOSC)

The MODOSC is an internal clock source that has a very low latency wake-up time. It is factory-calibrated to a frequency of 25 MHz. The MODOSC is typically used to supply a 'clock on request' to different modules. It can be used as a clock source for ADC operation at 1 Msps sampling rate.

#### 6.8.4.7 System Oscillator (SYSOSC)

The SYSOSC is an internal clock source that is factory calibrated to a frequency of 5 MHz. It can be used as a clock source for ADC operation at 200 ksps sampling rate. In addition, the SYSOSC is also used for timing of various system-level control and management operations.

#### 6.8.4.8 Fail-Safe Mechanisms

All clock sources that operate with external components have a built-in fail-safe mechanism that automatically switches to the relevant backup source, thereby ensuring that spurious or unstable clocks never impact the device operation. 表 6-43 shows the different types of clock source faults and the corresponding fail-safe clocks.

## 表 6-43. Fail-Safe Clocks

| Fault Type                               | Fail-Safe Clock                     |
|------------------------------------------|-------------------------------------|
| LFXT oscillator fault                    | REFO clock                          |
| HFXT oscillator fault                    | SYSOSC clock                        |
| DCO external resistor open circuit fault | DCO clock in internal resistor mode |

## 6.8.5 System Controller (SYSCTL)

The SYSCTL is a set of various miscellaneous features of the device, including SRAM bank configuration, RSTn/NMI function selection, and peripheral halt control. In addition, the SYSCTL enables device security features like JTAG and SWD lock and IP protection, which can be used to protect unauthorized accesses either to the entire device memory map or to certain selected regions of the flash. See the *System Controller* chapter in the *MSP432P4xx SimpleLink™ Microcontrollers Technical Reference Manual* for more details.



As is the case with the Cortex-M4 system control registers (in the internal PPB space), the System Controller module registers are mapped to the Cortex-M4 external PPB. This keeps the System Controller module accessible even when Hard or Soft resets are active.

## 6.9 Peripherals

### 6.9.1 Digital I/O

Up to 10 8-bit I/O ports are implemented:

- All individual I/O bits are independently programmable.
- Any combination of input, output, and interrupt conditions is possible.
- · Programmable pullup or pulldown on all ports.
- Edge-selectable interrupt capability is available on ports P1 to P6.
- Wake-up capability from LPM3, LPM4, LPM3.5, and LPM4.5 modes on ports P1 to P6.
- Read and write access to port-control registers is supported by all instructions.
- Ports can be accessed byte-wise or in pairs (16-bit widths).
- Capacitive-touch functionality is supported on all pins of ports P1 to P10 and PJ.
- Four 20-mA high-drive I/Os on pins P2.0 to P2.3.
- Glitch filtering capability on selected digital I/Os.

#### 6.9.1.1 Glitch Filtering on Digital I/Os

Some of the interrupt and wake-up capable digital I/Os can suppress glitches through the use of analog glitch filter to prevent unintentional interrupt or wake-up during device operation. The analog filter suppresses a minimum of 250-ns wide glitches. The glitch filter on these selected digital I/Os is enabled by default. If the glitch filtering capability is not required in the application, it can be bypassed using the SYS\_DIO\_GLTFLT\_CTL register. When GLTFLT\_EN bit in this register is cleared, the glitch filters on all the digital I/Os are bypassed. The glitch filter is automatically bypassed on a digital I/O when it is configured for peripheral or analog functionality by programming the respective PySEL0.x and PySEL1.x registers.

注

The glitch filter is implemented on the following digital I/Os on MSP432P401x MCUs: P1.0, P1.4, P1.5, P3.0, P3.4, P3.5, P6.6, and P6.7.



## 6.9.2 Port Mapping Controller (PMAPCTL)

The port mapping controller allows flexible and reconfigurable mapping of digital functions.

## 6.9.2.1 Port Mapping Definitions

The port mapping controller on MSP432P401x MCUs allows reconfigurable mapping of digital functions on ports P2, P3, and P7. 表 6-44 lists the available mappings. 表 6-45 lists the default settings for all pins that support port mapping.

表 6-44. Port Mapping Mnemonics and Functions

| VALUE | PxMAPy MNEMONIC | INPUT PIN FUNCTION                                          | OUTPUT PIN FUNCTION                 |  |
|-------|-----------------|-------------------------------------------------------------|-------------------------------------|--|
| 0     | PM_NONE         | None                                                        | DVSS                                |  |
| 1     | PM_UCA0CLK      | eUSCI_A0 clock input/output (direction controlled by eUSCI) |                                     |  |
| 2     | PM_UCA0RXD      | eUSCI_A0 UART RXD (direction                                | on controlled by eUSCI - Input)     |  |
| 2     | PM_UCA0SOMI     | eUSCI_A0 SPI slave out master                               | in (direction controlled by eUSCI)  |  |
| 2     | PM_UCA0TXD      | eUSCI_A0 UART TXD (direction                                | n controlled by eUSCI - Output)     |  |
| 3     | PM_UCA0SIMO     | eUSCI_A0 SPI slave in master o                              | ut (direction controlled by eUSCI)  |  |
| 4     | PM_UCB0CLK      | eUSCI_B0 clock input/output (                               | (direction controlled by eUSCI)     |  |
|       | PM_UCB0SDA      | eUSCI_B0 I <sup>2</sup> C data (open drain a                | and direction controlled by eUSCI)  |  |
| 5     | PM_UCB0SIMO     | eUSCI_B0 SPI slave in master o                              | ut (direction controlled by eUSCI)  |  |
| -     | PM_UCB0SCL      | eUSCI_B0 I <sup>2</sup> C clock (open drain a               | and direction controlled by eUSCI)  |  |
| 6     | PM_UCB0SOMI     | eUSCI_B0 SPI slave out master                               | in (direction controlled by eUSCI)  |  |
| 7     | PM_UCA1STE      | eUSCI_A1 SPI slave transmit ena                             | ble (direction controlled by eUSCI) |  |
| 8     | PM_UCA1CLK      | eUSCI_A1 clock input/output (                               | (direction controlled by eUSCI)     |  |
|       | PM_UCA1RXD      | eUSCI_A1 UART RXD (direction                                | on controlled by eUSCI - Input)     |  |
| 9     | PM_UCA1SOMI     | eUSCI_A1 SPI slave out master                               | in (direction controlled by eUSCI)  |  |
| 10    | PM_UCA1TXD      | eUSCI_A1 UART TXD (direction                                | n controlled by eUSCI - Output)     |  |
| 10    | PM_UCA1SIMO     | eUSCI_A1 SPI slave in master o                              | ut (direction controlled by eUSCI)  |  |
| 11    | PM_UCA2STE      | eUSCI_A2 SPI slave transmit ena                             | ble (direction controlled by eUSCI) |  |
| 12    | PM_UCA2CLK      | eUSCI_A2 clock input/output (                               | (direction controlled by eUSCI)     |  |
| 42    | PM_UCA2RXD      | eUSCI_A2 UART RXD (direction                                | on controlled by eUSCI – Input)     |  |
| 13    | PM_UCA2SOMI     | eUSCI_A2 SPI slave out master                               | in (direction controlled by eUSCI)  |  |
| 4.4   | PM_UCA2TXD      | eUSCI_A2 UART TXD (direction                                | n controlled by eUSCI - Output)     |  |
| 14    | PM_ UCA2SIMO    | eUSCI_A2 SPI slave in master of                             | ut (direction controlled by eUSCI)  |  |
| 15    | PM_UCB2STE      | eUSCI_B2 SPI slave transmit ena                             | ble (direction controlled by eUSCI) |  |
| 16    | PM_UCB2CLK      | eUSCI_B2 clock input/output (                               | (direction controlled by eUSCI)     |  |
| 17    | PM_UCB2SDA      | eUSCI_B2 I <sup>2</sup> C data (open drain a                | and direction controlled by eUSCI)  |  |
| 17    | PM_UCB2SIMO     | eUSCI_B2 SPI slave in master or                             | ut (direction controlled by eUSCI)  |  |
| 10    | PM_UCB2SCL      | eUSCI_B2 I <sup>2</sup> C clock (open drain a               | and direction controlled by eUSCI)  |  |
| 18    | PM_UCB2SOMI     | eUSCI_B2 SPI slave out master                               | in (direction controlled by eUSCI)  |  |
| 19    | PM_TA0CCR0A     | TA0 CCR0 capture input CCI0A                                | TA0 CCR0 compare output Out0        |  |
| 20    | PM_TA0CCR1A     | TA0 CCR1 capture input CCI1A                                | TA0 CCR1 compare output Out1        |  |
| 21    | PM_TA0CCR2A     | TA0 CCR2 capture input CCI2A                                | TA0 CCR2 compare output Out2        |  |
| 22    | PM_TA0CCR3A     | TA0 CCR3 capture input CCI3A                                | TA0 CCR3 compare output Out3        |  |
| 23    | PM_TA0CCR4A     | TA0 CCR4 capture input CCI4A                                | TA0 CCR4 compare output Out4        |  |
| 24    | PM_TA1CCR1A     | TA1 CCR1 capture input CCI1A                                | TA1 CCR1 compare output Out1        |  |
| 25    | PM_TA1CCR2A     | TA1 CCR2 capture input CCI2A                                | TA1 CCR2 compare output Out2        |  |
| 26    | PM_TA1CCR3A     | TA1 CCR3 capture input CCI3A                                | TA1 CCR3 compare output Out3        |  |
| 27    | PM_TA1CCR4A     | TA1 CCR4 capture input CCI4A                                | TA1 CCR4 compare output Out4        |  |



## 表 6-44. Port Mapping Mnemonics and Functions (continued)

| VALUE                    | PxMAPy MNEMONIC | INPUT PIN FUNCTION                                                                                                         | OUTPUT PIN FUNCTION  |  |
|--------------------------|-----------------|----------------------------------------------------------------------------------------------------------------------------|----------------------|--|
| 28                       | PM_TA0CLK       | Timer_A0 external clock input                                                                                              | None                 |  |
| 20                       | PM_C0OUT        | None                                                                                                                       | Comparator-E0 output |  |
| 20                       | PM_TA1CLK       | Timer_A1 external clock input                                                                                              | None                 |  |
| 29                       | PM_C1OUT        | None                                                                                                                       | Comparator-E1 output |  |
| 30                       | PM_DMAE0        | DMAE0 input                                                                                                                | None                 |  |
| 30                       | PM_SMCLK        | None                                                                                                                       | SMCLK                |  |
| 31 (0FFh) <sup>(1)</sup> | PM_ANALOG       | Disables the output driver and the input Schmitt-trigger to prevent parasitic cross currents when applying analog signals. |                      |  |

<sup>(1)</sup> The value of the PM\_ANALOG mnemonic is 31. The port mapping registers are 5 bits wide, and the upper bits are ignored, which results in a read value of 31.

## 表 6-45. Default Mapping

| PIN NAME                          | PxMAPy MNEMONIC            | INPUT PIN FUNCTION                                                                                                                         | OUTPUT PIN FUNCTION                                                       |  |
|-----------------------------------|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|--|
| P2.0/PM_UCA1STE                   | PM_UCA1STE                 | eUSCI_A1 SPI slave transmit enable (direction controlled by eUSCI)                                                                         |                                                                           |  |
| P2.1/PM_UCA1CLK                   | PM_UCA1CLK                 | eUSCI_A1 clock input/output (direction controlled by eUSCI)                                                                                |                                                                           |  |
| P2.2/PM_UCA1RXD/<br>PM_UCA1SOMI   | PM_UCA1RXD/<br>PM_UCA1SOMI |                                                                                                                                            | on controlled by eUSCI – input) in (direction controlled by eUSCI)        |  |
| P2.3/PM_UCA1TXD/<br>PM_UCA1SIMO   | PM_UCA1TXD/<br>PM_UCA1SIMO |                                                                                                                                            | n controlled by eUSCI – output)/<br>ut (direction controlled by eUSCI)    |  |
| P2.4/PM_TA0.1 <sup>(1)</sup>      | PM_TA0CCR1A                | TA0 CCR1 capture input CCI1A                                                                                                               | TA0 CCR1 compare output Out1                                              |  |
| P2.5/PM_TA0.2 <sup>(1)</sup>      | PM_TA0CCR2A                | TA0 CCR2 capture input CCI2A                                                                                                               | TA0 CCR2 compare output Out2                                              |  |
| P2.6/PM_TA0.3 <sup>(1)</sup>      | PM_TA0CCR3A                | TA0 CCR3 capture input CCI3A                                                                                                               | TA0 CCR3 compare output Out3                                              |  |
| P2.7/PM_TA0.4 <sup>(1)</sup>      | PM_TA0CCR4A                | TA0 CCR4 capture input CCI4A                                                                                                               | TA0 CCR4 compare output Out4                                              |  |
| P3.0/PM_UCA2STE                   | PM_UCA2STE                 | eUSCI_A2 SPI slave transmit ena                                                                                                            | ble (direction controlled by eUSCI)                                       |  |
| P3.1/PM_UCA2CLK                   | PM_UCA2CLK                 | eUSCI_A2 clock input/output                                                                                                                | (direction controlled by eUSCI)                                           |  |
| P3.2/PM_UCA2RXD/<br>PM_UCA2SOMI   | PM_UCA2RXD/<br>PM_UCA2SOMI | eUSCI_A2 UART RXD (direction controlled by eUSCI – input)/<br>eUSCI_A2 SPI slave out master in (direction controlled by eUSCI              |                                                                           |  |
| P3.3/PM_UCA2TXD/<br>PM_UCA2SIMO   | PM_UCA2TXD/<br>PM_UCA2SIMO | eUSCI_A2 UART TXD (direction controlled by eUSCI – output)/<br>eUSCI_A2 SPI slave in master out (direction controlled by eUSCI)            |                                                                           |  |
| P3.4/PM_UCB2STE                   | PM_UCB2STE                 | eUSCI_B2 SPI slave transmit enable (direction controlled by eUSC                                                                           |                                                                           |  |
| P3.5/PM_UCB2CLK                   | PM_UCB2CLK                 | eUSCI_B2 clock input/output (direction controlled by eUSCI)                                                                                |                                                                           |  |
| P3.6/PM_UCB2SIMO/<br>PM_UCB2SDA   | PM_UCB2SIMO/<br>PM_UCB2SDA | eUSCI_B2 SPI slave in master out (direction controlled by eUSC eUSCI_B2 I <sup>2</sup> C data (open drain and direction controlled by eUSC |                                                                           |  |
| P3.7/PM_UCB2SOMI/<br>PM_UCB2SCL   | PM_UCB2SOMI/<br>PM_UCB2SCL | eUSCI_B2 SPI slave out master eUSCI_B2 I <sup>2</sup> C clock (open drain a                                                                | in (direction controlled by eUSCI)/<br>and direction controlled by eUSCI) |  |
| P7.0/PM_SMCLK/<br>PM_DMAE0        | PM_SMCLK/<br>PM_DMAE0      | DMAE0 input                                                                                                                                | SMCLK                                                                     |  |
| P7.1/PM_C0OUT/<br>PM_TA0CLK       | PM_C0OUT/<br>PM_TA0CLK     | Timer_A0 external clock input Comparator-E0 o                                                                                              |                                                                           |  |
| P7.2/PM_C1OUT/<br>PM_TA1CLK       | PM_C1OUT/<br>PM_TA1CLK     | Timer_A1 external clock input Comparator-E1 ou                                                                                             |                                                                           |  |
| P7.3/PM_TA0.0                     | PM_TA0CCR0A                | TA0 CCR0 capture input CCI0A                                                                                                               | TA0 CCR0 compare output Out0                                              |  |
| P7.4/PM_TA1.4/C0.5 <sup>(1)</sup> | PM_TA1CCR4A                | TA1 CCR4 capture input CCI4A                                                                                                               | TA1 CCR4 compare output Out4                                              |  |
| P7.5/PM_TA1.3/C0.4 <sup>(1)</sup> | PM_TA1CCR3A                | TA1 CCR3 capture input CCI3A                                                                                                               | TA1 CCR3 compare output Out3                                              |  |
| P7.6/PM_TA1.2/C0.3 <sup>(1)</sup> | PM_TA1CCR2A                | TA1 CCR2 capture input CCI2A                                                                                                               | TA1 CCR2 compare output Out2                                              |  |
| P7.7/PM_TA1.1/C0.2 <sup>(1)</sup> | PM_TA1CCR1A                | TA1 CCR1 capture input CCI1A                                                                                                               | TA1 CCR1 compare output Out1                                              |  |

<sup>(1)</sup> Not available on the 64-pin RGC package.



#### 6.9.3 Timer A

Timers TA0, TA1, TA2 and TA3 are 16-bit timers/counters (Timer\_A type) with five capture/compare registers each. Each timer supports multiple capture/compares, PWM outputs, and interval timing. Each has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers.

#### 6.9.3.1 Timer A Signal Connection Tables

表 6-46 to 表 6-49 list the interface signals of the Timer\_A modules on the device and connections of the interface signals to the corresponding pins or internal signals. The following rules apply to the naming conventions used.

- The first column lists the device level pin or internal signal that sources the clocks and/or triggers into the Timer. The default assumption is that these are pins, unless specifically marked as (internal). Nomenclature used for internal signals is as follows:
  - CxOUT: output from Comparator x.
  - TAx\_Cy: Output from Timer x, Capture/Compare module y.
- The second column lists the input signals of the Timer module.
- The third column lists the submodule of the Timer and also implies the functionality (Timer, Capture (Inputs or Triggers), or Compare (Outputs or PWM)).
- The fourth column lists the output signals of the Timer module.
- The fifth column lists the device-level pin or internal signal that is driven by the outputs of the Timer. The default assumption is that these are pins, unless specifically marked as (internal).



# 表 6-46. TA0 Signal Connections

| DEVICE INPUT PIN OR INTERNAL SIGNAL | MODULE INPUT<br>SIGNAL | MODULE<br>BLOCK | MODULE<br>OUTPUT SIGNAL | DEVICE OUTPUT PIN OR<br>INTERNAL SIGNAL |                   |
|-------------------------------------|------------------------|-----------------|-------------------------|-----------------------------------------|-------------------|
| P7.1/PM_C0OUT/PM_TA0CLK             | TACLK                  |                 |                         |                                         |                   |
| ACLK (internal)                     | ACLK                   | Timer           | N/A                     | N/A                                     |                   |
| SMCLK (internal)                    | SMCLK                  | rimer           | IN/A                    | IN/A                                    |                   |
| C0OUT (internal)                    | INCLK                  |                 |                         |                                         |                   |
| P7.3/PM_TA0.0                       | CCI0A                  |                 |                         |                                         |                   |
| $DV_SS$                             | CCI0B                  | CCR0            | TAO                     | P7.3/PM_TA0.0                           |                   |
| $DV_SS$                             | GND                    | CCRU            | TAU                     | TA0_C0 (internal)                       |                   |
| DV <sub>CC</sub>                    | V <sub>cc</sub>        |                 |                         |                                         |                   |
| P2.4/PM_TA0.1                       | CCI1A                  |                 |                         | P2.4/PM_TA0.1                           |                   |
| ACLK (internal)                     | CCI1B                  | 0004            | CCR1 TA1                | TA1                                     | TA0_C1 (internal) |
| DV <sub>SS</sub>                    | GND                    | CCRI            | XI IAI                  | Precision ADC (internal)                |                   |
| DV <sub>CC</sub>                    | V <sub>CC</sub>        |                 |                         | $ADC14SHSx = \{1\}$                     |                   |
| P2.5/PM_TA0.2                       | CCI2A                  |                 |                         | P2.5/PM_TA0.2                           |                   |
| C0OUT (internal)                    | CCI2B                  | CCR2            | TA2                     | TA0_C2 (internal)                       |                   |
| DV <sub>SS</sub>                    | GND                    | CCR2            | IAZ                     | Precision ADC (internal)                |                   |
| DV <sub>CC</sub>                    | $V_{CC}$               |                 |                         | $ADC14SHSx = \{2\}$                     |                   |
| P2.6/PM_TA0.3                       | CCI3A                  |                 |                         |                                         |                   |
| C1OUT (internal)                    | CCI3B                  | CCR3            | TAO                     | P2.6/PM_TA0.3                           |                   |
| DV <sub>SS</sub>                    | GND                    | CCR3            | TA3                     | TA0_C3 (internal)                       |                   |
| DV <sub>CC</sub>                    | V <sub>cc</sub>        |                 |                         |                                         |                   |
| P2.7/PM_TA0.4                       | CCI4A                  |                 |                         |                                         |                   |
| TA1_C4 (Internal)                   | CCI4B                  | 0004            | T                       | P2.7/PM_TA0.4                           |                   |
| DV <sub>SS</sub>                    | GND                    | CCR4            | TA4                     | TA0_C4 (internal)                       |                   |
| DV <sub>CC</sub>                    | V <sub>cc</sub>        |                 |                         |                                         |                   |



# 表 6-47. TA1 Signal Connections

| DEVICE INPUT PIN OR INTERNAL SIGNAL | MODULE INPUT<br>SIGNAL | MODULE<br>BLOCK | MODULE<br>OUTPUT SIGNAL | DEVICE OUTPUT PIN OR INTERNAL SIGNAL                       |
|-------------------------------------|------------------------|-----------------|-------------------------|------------------------------------------------------------|
| P7.2/PM_C1OUT/PM_TA1CLK             | TACLK                  |                 |                         |                                                            |
| ACLK (internal)                     | ACLK                   | Timer           | N/A                     | N/A                                                        |
| SMCLK (internal)                    | SMCLK                  | rimer           | IN/A                    | IN/A                                                       |
| C1OUT (internal)                    | INCLK                  |                 |                         |                                                            |
| P8.0/UCB3STE/TA1.0/C0.1             | CCI0A                  |                 |                         |                                                            |
| $DV_SS$                             | CCI0B                  | CCR0            | TA0                     | P8.0/UCB3STE/TA1.0/C0.1                                    |
| $DV_SS$                             | GND                    | CCRU            | TAU                     | TA1_C0 (internal)                                          |
| DV <sub>CC</sub>                    | V <sub>cc</sub>        |                 |                         |                                                            |
| P7.7/PM_TA1.1/C0.2                  | CCI1A                  |                 |                         | P7.7/PM TA1.1/C0.2                                         |
| ACLK (internal)                     | CCI1B                  | ]               | CCR1 TA1                | TA1_C1 (internal) Precision ADC (internal) ADC14SHSx = {3} |
| $DV_SS$                             | GND                    | CCRI            | TAT                     |                                                            |
| DV <sub>CC</sub>                    | V <sub>CC</sub>        |                 |                         |                                                            |
| P7.6/PM_TA1.2/C0.3                  | CCI2A                  |                 |                         | P7.6/PM TA1.2/C0.3                                         |
| C0OUT (internal)                    | CCI2B                  | CCD2            | TAO                     | TA1_C2 (internal)                                          |
| $DV_SS$                             | GND                    | CCR2 TA2        | TAZ                     | Precision ADC (internal)                                   |
| DV <sub>CC</sub>                    | V <sub>CC</sub>        |                 |                         | $ADC14SHSx = \{4\}$                                        |
| P7.5/PM_TA1.3/C0.4                  | CCI3A                  |                 |                         |                                                            |
| C1OUT (internal)                    | CCI3B                  | CCDO            | TA 0                    | P7.5/PM_TA1.3/C0.4                                         |
| DV <sub>SS</sub>                    | GND                    | CCR3            | TA3                     | TA1_C3 (internal)                                          |
| DV <sub>CC</sub>                    | V <sub>CC</sub>        | -               |                         |                                                            |
| P7.4/PM_TA1.4/C0.5                  | CCI4A                  |                 |                         |                                                            |
| TA0_C4 (internal)                   | CCI4B                  | 0004            | T                       | P7.4/PM_TA1.4/C0.5                                         |
| DV <sub>SS</sub>                    | GND                    | CCR4            | TA4                     | $TA1\_C4$ (internal)                                       |
| DV <sub>CC</sub>                    | V <sub>CC</sub>        | 1               |                         |                                                            |

# 表 6-48. TA2 Signal Connections

| DEVICE INPUT PIN OR INTERNAL SIGNAL    | MODULE INPUT<br>SIGNAL | MODULE<br>BLOCK | MODULE<br>OUTPUT SIGNAL | DEVICE OUTPUT PIN OR<br>INTERNAL SIGNAL           |
|----------------------------------------|------------------------|-----------------|-------------------------|---------------------------------------------------|
| P4.2/ACLK/TA2CLK/A11                   | TACLK                  |                 |                         |                                                   |
| ACLK (internal)                        | ACLK                   |                 |                         |                                                   |
| SMCLK (internal)                       | SMCLK                  | Timer           | N/A                     | N/A                                               |
| From Capacitive Touch I/O 0 (internal) | INCLK                  |                 |                         |                                                   |
| P8.1/UCB3CLK/TA2.0/C0.0                | CCI0A                  |                 |                         |                                                   |
| DV <sub>SS</sub>                       | CCI0B                  | CCR0            | TA0                     | P8.1/UCB3CLK/TA2.0/C0.0                           |
| DV <sub>SS</sub>                       | GND                    | CCRU            | TAU                     | TA2_C0 (internal)                                 |
| DV <sub>CC</sub>                       | V <sub>CC</sub>        |                 |                         |                                                   |
| P5.6/TA2.1/VREF+/VeREF+/C1.7           | CCI1A                  |                 |                         | P5.6/TA2.1/VREF+/VeREF+/C1.7                      |
| ACLK (internal)                        | CCI1B                  | CCR1 TA         | TA1                     | TA2_C1 (internal)                                 |
| DV <sub>SS</sub>                       | GND                    |                 | CCRI                    | Precision ADC (internal)<br>ADC14SHSx = {5}       |
| DV <sub>CC</sub>                       | V <sub>CC</sub>        |                 |                         |                                                   |
| P5.7/TA2.2/VREF-/VeREF-/C1.6           | CCI2A                  |                 |                         | P5.7/TA2.2/VREF-/VeREF-/C1.6<br>TA2_C2 (internal) |
| C0OUT (internal)                       | CCI2B                  | CCR2 TA2        | TA2                     |                                                   |
| DV <sub>SS</sub>                       | GND                    | CCR2            | IAZ                     | Precision ADC (internal)<br>ADC14SHSx = {6}       |
| DV <sub>CC</sub>                       | $V_{CC}$               |                 |                         | ADC145H5X = {6}                                   |
| P6.6/TA2.3/UCB3SIMO/UCB3SDA/C<br>1.1   | CCI3A                  |                 |                         | P6.6/TA2.3/UCB3SIMO/                              |
| TA3_C3 (internal)                      | CCI3B                  | CCR3            | TA3                     | UCB3SDA/C1.1                                      |
| DV <sub>SS</sub>                       | GND                    |                 |                         | TA2_C3 (internal)                                 |
| DV <sub>CC</sub>                       | $V_{CC}$               |                 |                         |                                                   |
| P6.7/TA2.4/UCB3SOMI/UCB3SCL/C<br>1.0   | CCI4A                  | CCR4            |                         |                                                   |
| From Capacitive Touch I/O 0 (internal) | CCI4B                  |                 | TA4                     | P6.7/TA2.4/UCB3SOMI/<br>UCB3SCL/C1.0              |
| DV <sub>SS</sub>                       | GND                    |                 |                         | TA2_C4 (internal)                                 |
| DV <sub>CC</sub>                       | V <sub>CC</sub>        |                 |                         |                                                   |



### 表 6-49. TA3 Signal Connections

| DEVICE INPUT PIN OR INTERNAL SIGNAL    | MODULE INPUT<br>SIGNAL | MODULE<br>BLOCK | MODULE<br>OUTPUT SIGNAL | DEVICE OUTPUT PIN OR<br>INTERNAL SIGNAL     |                   |
|----------------------------------------|------------------------|-----------------|-------------------------|---------------------------------------------|-------------------|
| P8.3/TA3CLK/A22                        | TACLK                  |                 |                         |                                             |                   |
| ACLK (internal)                        | ACLK                   |                 |                         |                                             |                   |
| SMCLK (internal)                       | SMCLK                  | Timer           | N/A                     | N/A                                         |                   |
| From Capacitive Touch I/O 1 (internal) | INCLK                  |                 |                         |                                             |                   |
| P10.4/TA3.0/C0.7                       | CCI0A                  |                 |                         |                                             |                   |
| DV <sub>SS</sub>                       | CCI0B                  | CCR0            | TAO                     | P10.4/TA3.0/C0.7                            |                   |
| $DV_SS$                                | GND                    | CCRU            | TAU                     | TA3_C0 (internal)                           |                   |
| DV <sub>CC</sub>                       | V <sub>cc</sub>        |                 |                         |                                             |                   |
| P10.5/TA3.1/C0.6                       | CCI1A                  |                 |                         | P10.5/TA3.1/C0.6                            |                   |
| ACLK (internal)                        | CCI1B                  | 0004            | TA3_C1 (internal)       |                                             |                   |
| DV <sub>SS</sub>                       | GND                    | CCR1            | TA1                     | Precision ADC (internal)<br>ADC14SHSx = {7} |                   |
| DV <sub>CC</sub>                       | V <sub>cc</sub>        |                 |                         |                                             |                   |
| P8.2/TA3.2/A23                         | CCI2A                  |                 |                         |                                             |                   |
| C0OUT (internal)                       | CCI2B                  | CCR2 TA2        | TAO                     | P8.2/TA3.2/A23                              |                   |
| $DV_SS$                                | GND                    |                 | IAZ                     | TA3_C2 (internal)                           |                   |
| DV <sub>CC</sub>                       | V <sub>cc</sub>        |                 |                         |                                             |                   |
| P9.2/TA3.3                             | CCI3A                  |                 |                         |                                             |                   |
| TA2_C3 (internal)                      | CCI3B                  | CCR3            | TA3                     | P9.2/TA3.3                                  |                   |
| $DV_SS$                                | GND                    | CCR3            | IAS                     | TA3_C3 (internal)                           |                   |
| DV <sub>CC</sub>                       | V <sub>cc</sub>        |                 |                         |                                             |                   |
| P9.3/TA3.4                             | CCI4A                  |                 |                         |                                             |                   |
| From Capacitive Touch I/O 1 (internal) | CCI4B                  | CCR4            | CCR4 TA4                | TA4                                         | P9.3/TA3.4        |
| DV <sub>SS</sub>                       | GND                    |                 |                         |                                             | TA3_C4 (internal) |
| DV <sub>CC</sub>                       | V <sub>cc</sub>        |                 |                         |                                             |                   |

## 6.9.4 Timer32

Timer32 is an ARM dual 32-bit timer module. It contains two 32-bit timers, each of which can be configured as two independent 16-bit timers. The two timers can generate independent events or a combined event, which can be processed according to application requirements. Timer32 runs out of the same clock as the Cortex-M4 CPU.

## 6.9.5 Enhanced Universal Serial Communication Interface (eUSCI)

The eUSCI modules are used for serial data communication. The eUSCI module supports synchronous communication protocols such as SPI (3-pin or 4-pin) and  $I^2C$ , and asynchronous communication protocols such as UART, enhanced UART with automatic baud-rate detection, and IrDA.

The eUSCI\_An module provides support for SPI (3-pin or 4-pin), UART, enhanced UART, and IrDA.

The eUSCI\_Bn module provides support for SPI (3-pin or 4-pin) and I<sup>2</sup>C.

The MSP432P401x MCUs offer up to four eUSCI\_A and four eUSCI\_B modules.

### 6.9.6 Real-Time Clock (RTC\_C)

The RTC\_C module contains an integrated real-time clock. It integrates an internal calendar which compensates for months with less than 31 days and includes leap year correction. The RTC\_C also supports flexible alarm functions, offset calibration, and temperature compensation. The RTC\_C operation is available in LPM3 and LPM3.5 modes to minimize power consumption.

## 6.9.7 Watchdog Timer (WDT A)

The primary function of the WDT A module is to perform a controlled system restart if a software problem occurs. If the selected time interval expires, a system reset is generated. If the watchdog function is not needed in an application, the module can be configured as an interval timer and can generate interrupts at selected time intervals.

#### **CAUTION**

The WDT must be set to interval mode before transitioning into the LPM3 or LPM3.5 modes of operation. This allows the WDT event to wake the device and return it to active modes of operation. Using the WDT in watchdog mode may result in nondeterministic behavior due to the generated reset.

The watchdog can generate a reset on either a time-out or a password violation. This reset can be configured to generate either a Hard Reset or a Soft Reset into the system. See the MSP432P4xx SimpleLink™ Microcontrollers Technical Reference Manual for more details. The WDT should typically be configured to generate a Hard reset into the system. A Soft reset resets the CPU but leaves the rest of the system and peripherals unaffected. As a result, if the WDT is configured to generate a Soft reset, the application should assume responsibility for the fact that a Soft reset can corrupt an ongoing transaction from the CPU into the system.

表 6-50 lists the clocks that can be selected as the source for the WDT A module.

| WDTSSEL | NORMAL OPERATION (WATCHDOG AND INTERVAL TIMER MODE) |
|---------|-----------------------------------------------------|
| 00      | SMCLK                                               |
| 01      | ACLK                                                |
| 10      | VLOCLK                                              |
| 11      | BCLK                                                |

表 6-50. WDT A Clocks

### 6.9.8 Precision ADC

The Precision ADC (analog-to-digital converter) module can achieve up to 16-bit precision with software over-sampling, up to 1-Msps sampling rate with differential and single-ended inputs. The module implements a native 14-bit SAR core, sample-and-hold circuit, reference generator, and a conversion result buffer. The window comparators with lower and upper limits allow CPU-independent result monitoring through different window comparator interrupt flags.



表 6-51 summarizes the available Precision ADC external trigger sources.

ADC14SHSx **CONNECTED TRIGGER SOURCE BINARY DECIMAL** Software (ADC14SC) 000 0 001 1 TA0\_C1 010 2 TA0\_C2 3 011 TA1\_C1 100 4 TA1\_C2 5 TA2\_C1 101

6

7

110

111

表 6-51. Precision ADC Trigger Signal Connections

表 6-52, 表 6-53, and 表 6-54 list the available multiplexing between internal and external analog inputs of the Precision ADC.

TA2\_C2

TA3\_C1

| 表 6-52. Precision ADC ( | Channel Mapping on | 100-Pin PZ Devices |
|-------------------------|--------------------|--------------------|
|-------------------------|--------------------|--------------------|

| PRECISION ADC<br>CHANNEL | EXTERNAL<br>CHANNEL SOURCE<br>(CONTROL BIT = 0) | INTERNAL CHANNEL<br>SOURCE<br>(CONTROL BIT = 1) <sup>(1)</sup> | CONTROL BIT <sup>(2)</sup> |
|--------------------------|-------------------------------------------------|----------------------------------------------------------------|----------------------------|
| Channel 23               | A23                                             | Battery Monitor                                                | ADC14BATMAP                |
| Channel 22               | A22                                             | Temperature Sensor                                             | ADC14TCMAP                 |
| Channel 21               | A21                                             | N/A (Reserved)                                                 | ADC14CH0MAP                |
| Channel 20               | A20                                             | N/A (Reserved)                                                 | ADC14CH1MAP                |
| Channel 19               | A19                                             | N/A (Reserved)                                                 | ADC14CH2MAP                |
| Channel 18               | A18                                             | N/A (Reserved)                                                 | ADC14CH3MAP                |

<sup>(1)</sup> If an internal source is marked as N/A or Reserved, it indicates that only the external source is available for that channel.

表 6-53. Precision ADC Channel Mapping on 80-Pin ZXH Devices

| PRECISION ADC<br>CHANNEL | EXTERNAL<br>CHANNEL SOURCE<br>(CONTROL BIT = 0) <sup>(1)</sup> | INTERNAL CHANNEL<br>SOURCE<br>(CONTROL BIT = 1) <sup>(2)</sup> | CONTROL BIT <sup>(3)</sup> |
|--------------------------|----------------------------------------------------------------|----------------------------------------------------------------|----------------------------|
| Channel 23               | N/A                                                            | Battery Monitor                                                | ADC14BATMAP                |
| Channel 22               | N/A                                                            | Temperature Sensor                                             | ADC14TCMAP                 |
| Channel 15               | A15                                                            | N/A (Reserved)                                                 | ADC14BATMAP                |
| Channel 14               | A14                                                            | N/A (Reserved)                                                 | ADC14TCMAP                 |
| Channel 13               | A13                                                            | N/A (Reserved)                                                 | ADC14CH0MAP                |
| Channel 12               | A12                                                            | N/A (Reserved)                                                 | ADC14CH1MAP                |
| Channel 11               | A11                                                            | N/A (Reserved)                                                 | ADC14CH2MAP                |
| Channel 10               | A10                                                            | N/A (Reserved)                                                 | ADC14CH3MAP                |

<sup>(1)</sup> If an external source is marked as N/A, it indicates that only the internal source is available for that channel.

<sup>(2)</sup> See the Precision ADC chapter in the MSP432P4xx SimpleLink™ Microcontrollers Technical Reference Manual for details on the registers that contain the control bits listed in the table.

<sup>(2)</sup> If an internal source is marked as N/A or Reserved, it indicates that only the external source is available for that channel.

<sup>(3)</sup> See the Precision ADC chapter in the MSP432P4xx SimpleLink™ Microcontrollers Technical Reference Manual for details on the registers that contain the control bits listed in the table.

### 表 6-54. Precision ADC Channel Mapping on 64-Pin RGC Devices

| PRECISION ADC<br>CHANNEL | EXTERNAL<br>CHANNEL SOURCE<br>(CONTROL BIT = 0) <sup>(1)</sup> | INTERNAL CHANNEL<br>SOURCE<br>(CONTROL BIT = 1) <sup>(2)</sup> | CONTROL BIT <sup>(3)</sup> |
|--------------------------|----------------------------------------------------------------|----------------------------------------------------------------|----------------------------|
| Channel 23               | N/A                                                            | Battery Monitor                                                | ADC14BATMAP                |
| Channel 22               | N/A                                                            | Temperature Sensor                                             | ADC14TCMAP                 |
| Channel 11               | A11                                                            | N/A (Reserved)                                                 | ADC14BATMAP                |
| Channel 10               | A10                                                            | N/A (Reserved)                                                 | ADC14TCMAP                 |
| Channel 9                | A9                                                             | N/A (Reserved)                                                 | ADC14CH0MAP                |
| Channel 8                | A8                                                             | N/A (Reserved)                                                 | ADC14CH1MAP                |
| Channel 7                | A7                                                             | N/A (Reserved)                                                 | ADC14CH2MAP                |
| Channel 6                | A6                                                             | N/A (Reserved)                                                 | ADC14CH3MAP                |

<sup>(1)</sup> If an external source is marked as N/A, it indicates that only the internal source is available for that channel.

## 6.9.9 Comparator\_E (COMP\_E)

The primary function of the COMP\_E module is to support precision slope analog-to-digital conversions, battery voltage supervision, and monitoring of external analog signals.

There are two COMP\_E modules available on the MSP432P401x MCUs.

## 6.9.10 Shared Reference (REF\_A)

The REF\_A generates of all the critical reference voltages that can be used by the various analog peripherals in the device. The reference voltage from REF\_A can also be output on a device pin for external use.

#### 6.9.11 CRC32

The CRC32 module produces a signature based on a sequence of entered data values and can be used for data checking purposes. It supports both a CRC32 and a CRC16 computation.

- The CRC16 computation signature is based on the CRC16-CCITT standard.
- The CRC32 computation signature is based on the CRC32-ISO3309 standard.

#### 6.9.12 AES256 Accelerator

The AES accelerator module performs encryption and decryption of 128-bit data with 128-, 192-, or 256-bit keys according to the Advanced Encryption Standard (AES) (FIPS PUB 197) in hardware.

### 6.9.13 True Random Seed

The Device Descriptor Information (TLV) section contains a 128-bit true random seed that can be used to implement a deterministic random number generator.

#### 6.10 Code Development and Debug

The MSP432P401x MCUs support various methods through which the user can carry out code development and debug on the device.

Detailed Description

<sup>(2)</sup> If an internal source is marked as N/A or Reserved, it indicates that only the external source is available for that channel.

<sup>(3)</sup> See the Precision ADC chapter in the MSP432P4xx SimpleLink™ Microcontrollers Technical Reference Manual for details on the registers that contain the control bits listed in the table.



## 6.10.1 JTAG and SWD Based Development, Debug, and Trace

The device supports both 4-pin JTAG and the 2-pin SWD modes of operation. The device is compatible with all standard Cortex-M4 debuggers available in the market today. The debug logic in the device has been designed to remain minimally intrusive to the application state. In low-power modes, the debugger can override the state of the PSS, thereby gaining access to debug and trace features.

In 2-pin SWD mode, the TDO pin can export serial wire trace output (SWO) data. In addition, the TDI and TDO pins of the device can be reassigned as user I/Os. See  $\ddagger$  6.12.22 and  $\ddagger$  6.12.23 for more details.

注

If the device has activated debug security, debugger access into the device is completely disabled. The debugger, however, is can still scan the run/halt state of the CPU. Further control of and visibility into the device is possible only after initiating a mass erase of the device flash contents.

## 6.10.2 Peripheral Halt Control

The Peripheral Halt Control register in the System Controller module allows the user independent control over the functionality of device peripherals during code development and debug. When the CPU is halted, the bits in this register can control whether the corresponding peripheral freezes its operation (such as incrementing, transmit, and receive) or continues its operation (debug remains nonintrusive). The registers of the peripheral remain accessible without regard to the values in the Peripheral Halt Control register.

## 6.10.3 Bootloader (BSL)

The BSL enables users to program flash or SRAM on the device using a UART,  $I^2C$ , or SPI serial interface. Access to the device memory through the BSL is protected by a user-defined password. 表 6-55 lists the device pins that are required to use the BSL.

| DEVICE PIN | BSL FUNCTION            |
|------------|-------------------------|
| P1.2       | UART BSLRXD             |
| P1.3       | UART BSLTXD             |
| P1.4       | SPI BSLSTE              |
| P1.5       | SPI BSLCLK              |
| P1.6       | SPI BSLSIMO             |
| P1.7       | SPI BSLSOMI             |
| P3.6       | I <sup>2</sup> C BSLSDA |
| P3.7       | I <sup>2</sup> C BSLSCL |

表 6-55. BSL Pins and Functions

The BSL is invoked under any of the following conditions.

- · Flash main memory is erased
- Hardware invocation of BSL
- Software-based API calls to BSL functions

The user can perform hardware invocation of BSL using any pin of ports P1, P2, or P3. The pin selected for this purpose should not be same as one used for BSL communication. The user can configure the device pin and its polarity through the flash boot-override mailbox. The BSL can then be invoked upon a power cycle or POR reset event with the configured pin.

For the complete description of the BSL features and its implementation, see the MSP432P401R Bootloader (BSL) User's Guide.

## 6.10.4 Device Security

The MSP432P401xx MCUs offer the following two types of device security for the user application code programmed on to the device.

- JTAG and SWD Lock
- IP Protection

JTAG and SWD lock as the name indicates locks the JTAG and SWD interface of the device. IP protection is useful for protection of customer software IP, for example, in multiple-vendor development scenarios. Up to four IP-protected zones with configurable start address and size are supported. The security configurations of the device are done using the flash boot-override mailbox.

Also the SYSCTL module provides infrastructure for encrypted in-field updates to the application code on devices that are JTAG and SWD locked or have defined IP-protection zones. For complete details of the device security features, see the System Controller (SYSCTL) chapter in the MSP432P4xx SimpleLink<sup>TM</sup> Microcontrollers Technical Reference Manual.

#### 6.11 Performance Benchmarks

The MSP432P401xx MCUs achieve the following performance benchmarks under the given software configurations and profile configurations. These performance benchmarks were measured with system supply voltage of 2.97 V at an ambient temperature of 25°C.

#### 6.11.1 ULPBench Performance: 192.3 ULPMark-CP

表 6-56 shows the software configuration for this performance benchmark. 表 6-57 shows the profile configuration.

## 表 6-56. Software Configuration

| ITEMS                          | DETAILS                                                               |
|--------------------------------|-----------------------------------------------------------------------|
| Compiler Name and Version      | IAR EWARM v7.50.3                                                     |
| Compiler Flags                 | endian=littlecpu=Cortex-M4F -efpu=VFPv4_sp -Ohsno_size_constraintsmfc |
| ULPBench Profile and Version   | v1.1.X                                                                |
| EnergyMonitor Software Version | 1.1.3                                                                 |

表 6-57. Profile Configuration

| CONFIGURATION                   | DETAILS                  |  |  |
|---------------------------------|--------------------------|--|--|
| Wakeup Timer Module             | RTC                      |  |  |
| Wakeup Timer Clock Source       | External Crystal         |  |  |
| Wakeup Timer Frequency [Hz]     | 32768 Hz                 |  |  |
| Wakeup Timer Accuracy [ppm]     | 20 ppm                   |  |  |
| Active Power Mode Name          | Active Mode              |  |  |
| Active Mode Clock Configuration | CPU: 16 MHz, RTC: 32 KHz |  |  |
| Active Mode Voltage Integrity   | 1.62 V                   |  |  |
| Inactive Power Mode Name        | LPM3                     |  |  |
| Inactive Clock Configuration    | CPU: OFF, RTC: 32 kHz    |  |  |
| Inactive Mode Voltage Integrity | 1.62 V                   |  |  |

**Detailed Description** 



### 6.11.2 CoreMark/MHz Performance: 3.41

表 6-58 shows the software configuration for this performance benchmark. 表 6-59 shows the profile configuration.

## 表 6-58. Software Configuration

| ITEMS                        | DETAILS                                                             |
|------------------------------|---------------------------------------------------------------------|
| Compiler Name and Version    | IAR EWARM v6.70.3                                                   |
| Compiler Flags               | no_size_constraintsdebugendian=littlecpu=Cortex-M4F -efpu=None -Ohs |
| CoreMark Profile and Version | v1.0                                                                |

## 表 6-59. Profile Configuration

| CONFIGURATION                   | DETAILS     |
|---------------------------------|-------------|
| Active Power Mode Name          | Active Mode |
| Active Mode Clock Configuration | CPU: 3 MHz  |
| Active Mode Voltage Integrity   | 1.62 V      |

## 6.11.3 DMIPS/MHz (Dhrystone 2.1) Performance: 1.22

表 6-60 shows the software configuration for this performance benchmark. 表 6-61 shows the profile configuration.

## 表 6-60. Software Configuration

| ITEMS                         | DETAILS                                                                                     |
|-------------------------------|---------------------------------------------------------------------------------------------|
| Compiler Name and Version     | Keil uVision ARM Compiler v5.06 (build 20)                                                  |
| Compiler Flags                | -ccpu Cortex-M4.fp -g -O3 -Otimeapcs=interworkasminterleaveasm_dir _no_inline _no_multifile |
| Dhrystone Profile and Version | v2.1                                                                                        |

### 表 6-61. Profile Configuration

| CONFIGURATION                   | DETAILS     |
|---------------------------------|-------------|
| Active Power Mode Name          | Active Mode |
| Active Mode Clock Configuration | CPU: 3 MHz  |
| Active Mode Voltage Integrity   | 1.62 V      |

# **NSTRUMENTS**

## 6.12 Input/Output Diagrams

# 6.12.1 Port P1 (P1.0 to P1.7) Input/Output With Schmitt Trigger

图 6-7 shows the port diagram. 表 6-62 summarizes the selection of the pin functions.



图 6-7. Py.x/USCI Pin Diagram



# 表 6-62. Port P1 (P1.0 to P1.7) Pin Functions

| DIN NAME (D4 v)       | x | FUNCTION         | CONTR            | CONTROL BITS OR SIGNALS <sup>(1)</sup> |          |  |
|-----------------------|---|------------------|------------------|----------------------------------------|----------|--|
| PIN NAME (P1.x)       |   |                  | P1DIR.x          | P1SEL1.x                               | P1SEL0.x |  |
|                       |   | P1.0 (I/O)       | l: 0; O: 1       | 0                                      | 0        |  |
|                       |   | UCA0STE          | X <sup>(2)</sup> | 0                                      | 1        |  |
| P1.0/UCA0STE          |   | N/A              | 0                | 4                                      | 0        |  |
| P1.0/0CA051E          | 0 | DVSS             | 1                | 1                                      | 0        |  |
|                       |   | N/A              | 0                | 4                                      | 4        |  |
|                       |   | DVSS             | 1                | 1                                      | 1        |  |
|                       |   | P1.1 (I/O)       | I: 0; O: 1       | 0                                      | 0        |  |
|                       |   | UCA0CLK          | X <sup>(2)</sup> | 0                                      | 1        |  |
| D4.4/LICAOCLI/        |   | N/A              | 0                | 4                                      | 0        |  |
| P1.1/UCA0CLK          | 1 | DVSS             | 1                | 1                                      | 0        |  |
|                       |   | N/A              | 0                | _                                      | _        |  |
|                       |   | DVSS             | 1                | 1                                      | 1        |  |
|                       |   | P1.2 (I/O)       | I: 0; O: 1       | 0                                      | 0        |  |
|                       |   | UCA0RXD/UCA0SOMI | X <sup>(2)</sup> | 0                                      | 1        |  |
| D                     |   | N/A              | 0                |                                        |          |  |
| P1.2/UCA0RXD/UCA0SOMI | 2 | DVSS             | 1                | 1                                      | 0        |  |
|                       |   | N/A              | 0                | 1                                      | 1        |  |
|                       |   | DVSS             | 1                |                                        |          |  |
|                       |   | P1.3 (I/O)       | I: 0; O: 1       | 0                                      | 0        |  |
|                       |   | UCA0TXD/UCA0SIMO | X <sup>(2)</sup> | 0                                      | 1        |  |
|                       |   | N/A              | 0                | 1                                      | 0        |  |
| P1.3/UCA0TXD/UCA0SIMO | 3 | DVSS             | 1                |                                        |          |  |
|                       |   | N/A              | 0                | 1                                      |          |  |
|                       |   | DVSS             | 1                |                                        | 1        |  |
|                       |   | P1.4 (I/O)       | I: 0; O: 1       | 0                                      | 0        |  |
|                       |   | UCBOSTE          | X <sup>(3)</sup> | 0                                      | 1        |  |
|                       |   | N/A              | 0                |                                        |          |  |
| P1.4/UCB0STE          | 4 | DVSS             | 1                | 1                                      | 0        |  |
|                       |   | N/A              | 0                |                                        |          |  |
|                       |   | DVSS             | 1                | 1                                      | 1        |  |
|                       |   | P1.5 (I/O)       | I: 0; O: 1       | 0                                      | 0        |  |
|                       |   | UCB0CLK          | X <sup>(3)</sup> | 0                                      | 1        |  |
|                       |   | N/A              | 0                |                                        |          |  |
| P1.5/UCB0CLK          | 5 | DVSS             | 1                | 1                                      | 0        |  |
|                       |   | N/A              | 0                |                                        |          |  |
|                       |   | DVSS             | 1                | 1                                      | 1        |  |
| P1.6/UCB0SIMO/UCB0SDA |   | P1.6 (I/O)       | I: 0; O: 1       | 0                                      | 0        |  |
|                       | 6 | UCB0SIMO/UCB0SDA | X <sup>(3)</sup> | 0                                      | 1        |  |
|                       |   | N/A              | 0                | 1                                      |          |  |
|                       |   | DVSS             | 1                |                                        | 0        |  |
|                       |   |                  |                  |                                        |          |  |
|                       |   | N/A              | 0                | 1                                      | 1        |  |

<sup>(1)</sup> X = don't care

Direction controlled by eUSCI\_A0 module. Direction controlled by eUSCI\_B0 module.

# 表 6-62. Port P1 (P1.0 to P1.7) Pin Functions (continued)

| PIN NAME (P1.x)       | x | FUNCTION         | CONTROL BITS OR SIGNALS <sup>(1)</sup> |          |          |
|-----------------------|---|------------------|----------------------------------------|----------|----------|
|                       |   |                  | P1DIR.x                                | P1SEL1.x | P1SEL0.x |
| P1.7/UCB0SOMI/UCB0SCL | 7 | P1.7 (I/O)       | I: 0; O: 1                             | 0        | 0        |
|                       |   | UCB0SOMI/UCB0SCL | X <sup>(3)</sup>                       | 0        | 1        |
|                       |   | N/A              | 0                                      | 1 0      | 0        |
|                       |   | DVSS             | 1                                      |          | U        |
|                       |   | N/A              | 0                                      | 1        | 4        |
|                       |   | DVSS             | 1                                      |          | 1        |



# 6.12.2 Port P2 (P2.0 to P2.3) Input/Output With Schmitt Trigger

图 6-7 shows the port diagram. 表 6-63 summarizes the selection of the pin functions.

## 表 6-63. Port P2 (P2.0 to P2.3) Pin Functions

| PIN NAME (P2.x)                 | x | FUNCTION P2DIR.x | CONTROL BITS OR SIGNALS <sup>(1)</sup> |          |        |         |  |
|---------------------------------|---|------------------|----------------------------------------|----------|--------|---------|--|
|                                 |   |                  | P2SEL1.x                               | P2SEL0.x | P2MAPx |         |  |
| P2.0/PM_UCA1STE                 |   | P2.0 (I/O)       | I: 0; O: 1                             | 0        | 0      | Х       |  |
|                                 |   | UCA1STE          | X <sup>(2)</sup>                       | 0        | 1      | default |  |
|                                 | 0 | N/A              | 0                                      | 1        | 0      | X       |  |
|                                 |   | DVSS             | 1                                      | '        |        |         |  |
|                                 |   | N/A              | 0                                      |          | 1      | Х       |  |
|                                 |   | DVSS             | 1                                      | 1        |        |         |  |
|                                 |   | P2.1 (I/O)       | I: 0; O: 1                             | 0        | 0      | Х       |  |
| P2.1/PM_UCA1CLK                 |   | UCA1CLK          | X <sup>(2)</sup>                       | 0        | 1      | default |  |
|                                 | 1 | N/A              | 0                                      | 4        | 0      | Х       |  |
|                                 |   | DVSS             | 1                                      | 1        |        |         |  |
|                                 |   | N/A              | 0                                      | 1        | 1      | Х       |  |
|                                 |   | DVSS             | 1                                      |          |        |         |  |
|                                 |   | P2.2 (I/O)       | I: 0; O: 1                             | 0        | 0      | X       |  |
|                                 |   | UCA1RXD/UCA1SOMI | X <sup>(2)</sup>                       | 0        | 1      | default |  |
| P2.2/PM_UCA1RXD/PM_U            | 2 | N/A              | 0                                      | 1        | 0      | Χ       |  |
| CA1SOMI                         | 2 | DVSS             | 1                                      | 1        |        |         |  |
|                                 |   | N/A              | 0                                      | 4        | 1      | X       |  |
|                                 |   | DVSS             | 1                                      | 1        |        |         |  |
|                                 |   | P2.3 (I/O)       | I: 0; O: 1                             | 0        | 0      | Х       |  |
| P2.3/PM_UCA1TXD/PM_U<br>CA1SIMO |   | UCA1TXD/UCA1SIMO | X <sup>(2)</sup>                       | 0        | 1      | default |  |
|                                 | 3 | N/A              | 0                                      | 4        | 0      | Х       |  |
|                                 | 3 | DVSS             | 1                                      | 1        |        |         |  |
|                                 |   | N/A              | 0                                      | 1        | 1      | Х       |  |
|                                 |   | DVSS             | 1                                      |          |        |         |  |

<sup>(1)</sup> X = don't care

<sup>(2)</sup> Direction controlled by eUSCI\_A1 module.

## 6.12.3 Port P3 (P3.0 to P3.7) Input/Output With Schmitt Trigger

图 6-7 shows the port diagram. 表 6-64 summarizes the selection of the pin functions.

## 表 6-64. Port P3 (P3.0 to P3.7) Pin Functions

| PIN NAME (P3.x)      |    | FINISTICS        | CONTROL BITS OR SIGNALS <sup>(1)</sup> |          |          |         |
|----------------------|----|------------------|----------------------------------------|----------|----------|---------|
|                      | Х  | FUNCTION         | P3DIR.x                                | P3SEL1.x | P3SEL0.x | РЗМАРх  |
|                      |    | P3.0 (I/O)       | I: 0; O: 1                             | 0        | 0        | Х       |
|                      |    | UCA2STE          | X <sup>(2)</sup>                       | 0        | 1        | default |
| P3.0/PM_UCA2STE      | 0  | N/A              | 0                                      | 1        | 0        | x       |
| PS.U/PWI_UCA2STE     |    | DVSS             | 1                                      | ļ        |          |         |
|                      |    | N/A              | 0                                      | 1        | 1        | Х       |
|                      |    | DVSS             | 1                                      | l        |          | ^       |
|                      |    | P3.1 (I/O)       | I: 0; O: 1                             | 0        | 0        | X       |
|                      |    | UCA2CLK          | X <sup>(2)</sup>                       | 0        | 1        | default |
|                      | ١. | N/A              | 0                                      |          | 0        | Х       |
| P3.1/PM_UCA2CLK      | 1  | DVSS             | 1                                      | 1        |          |         |
|                      |    | N/A              | 0                                      |          | 1        | Х       |
|                      |    | DVSS             | 1                                      | 1        |          |         |
|                      |    | P3.2 (I/O)       | I: 0; O: 1                             | 0        | 0        | X       |
|                      |    | UCA2RXD/UCA2SOMI | X <sup>(2)</sup>                       | 0        | 1        | default |
| P3.2/PM_UCA2RXD/PM_U | 2  | N/A              | 0                                      |          | 0        | Х       |
| CA2SOMI              |    | DVSS             | 1                                      | 1        |          |         |
|                      |    | N/A              | 0                                      |          | 1        | Х       |
|                      |    | DVSS             | 1                                      | 1        |          |         |
|                      |    | P3.3 (I/O)       | I: 0; O: 1                             | 0        | 0        | X       |
|                      |    | UCA2TXD/UCA2SIMO | X <sup>(2)</sup>                       | 0        | 1        | default |
| P3.3/PM_UCA2TXD/PM_U | 3  | N/A              | 0                                      | 4        | 0        | Х       |
| CA2SIMO              |    | DVSS             | 1                                      | 1        |          |         |
|                      |    | N/A              | 0                                      | 1        | 1        | X       |
|                      |    | DVSS             | 1                                      | '        | I        |         |
|                      |    | P3.4 (I/O)       | I: 0; O: 1                             | 0        | 0        | X       |
|                      |    | UCB2STE          | X <sup>(3)</sup>                       | 0        | 1        | default |
| P3.4/PM_UCB2STE      | 4  | N/A              | 0                                      | 1        | 0        | Х       |
| P3.4/PINI_UCB251E    | 4  | DVSS             | 1                                      |          |          |         |
|                      |    | N/A              | 0                                      | 1        | 1        | Х       |
|                      |    | DVSS             | 1                                      |          |          |         |
|                      |    | P3.5 (I/O)       | I: 0; O: 1                             | 0        | 0        | Х       |
| Do C/DM LICEOCLIV    |    | UCB2CLK          | X <sup>(3)</sup>                       | 0        | 1        | default |
|                      | 5  | N/A              | 0                                      | 1        | 0        |         |
| P3.5/PM_UCB2CLK      |    | DVSS             | 1                                      | 1        |          | ^       |
|                      |    | N/A              | 0                                      | 4        | 1        | Х       |
|                      |    | DVSS             | 1                                      | 1        |          |         |

<sup>(1)</sup> X = don't care

Direction controlled by eUSCI\_A2 module. Direction controlled by eUSCI\_B2 module.

<sup>(3)</sup> 



# 表 6-64. Port P3 (P3.0 to P3.7) Pin Functions (continued)

| PIN NAME (P3.x)                 |   | FUNCTION P3      | CONTROL BITS OR SIGNALS <sup>(1)</sup> |          |          |         |
|---------------------------------|---|------------------|----------------------------------------|----------|----------|---------|
|                                 | X |                  | P3DIR.x                                | P3SEL1.x | P3SEL0.x | P3MAPx  |
| P3.6/PM_UCB2SIMO/PM_<br>UCB2SDA |   | P3.6 (I/O)       | I: 0; O: 1                             | 0        | 0        | X       |
|                                 |   | UCB2SIMO/UCB2SDA | X <sup>(3)</sup>                       | 0        | 1        | default |
|                                 | 6 | N/A              | 0                                      | 4        | 0        | Х       |
|                                 |   | DVSS             | 1                                      | 1        |          |         |
|                                 |   | N/A              | 0                                      | 1        | 1        | Х       |
|                                 |   | DVSS             | 1                                      |          |          |         |
| P3.7/PM_UCB2SOMI/PM_<br>UCB2SCL | 7 | P3.7 (I/O)       | I: 0; O: 1                             | 0        | 0        | Х       |
|                                 |   | UCB2SOMI/UCB2SCL | X <sup>(3)</sup>                       | 0        | 1        | default |
|                                 |   | N/A              | 0                                      | 4        | 0        | Х       |
|                                 |   | DVSS             | 1                                      | 1        |          |         |
|                                 |   | N/A              | 0                                      | - 1      | 1        | V       |
|                                 |   | DVSS             | 1                                      |          |          | X       |

# 6.12.4 Port P9 (P9.4 to P9.7) Input/Output With Schmitt Trigger

图 6-7 shows the port diagram. 表 6-65 summarizes the selection of the pin functions.

## 表 6-65. Port P9 (P9.4 to P9.7) Pin Functions

| PIN NAME (P9.x)                      | x | FUNCTION         | CONTR            | CONTROL BITS OR SIGNALS <sup>(1)</sup> |          |  |  |
|--------------------------------------|---|------------------|------------------|----------------------------------------|----------|--|--|
|                                      |   |                  | P9DIR.x          | P9SEL1.x                               | P9SEL0.x |  |  |
| P9.4/UCA3STE <sup>(2)</sup>          |   | P9.4 (I/O)       | I: 0; O: 1       | 0                                      | 0        |  |  |
|                                      |   | UCA3STE          | X <sup>(3)</sup> | 0                                      | 1        |  |  |
|                                      | 4 | N/A              | 0                | 1                                      | 0        |  |  |
|                                      | 4 | DVSS             | 1                |                                        |          |  |  |
|                                      |   | N/A              | 0                | 1                                      | 1        |  |  |
|                                      |   | DVSS             | 1                |                                        |          |  |  |
|                                      |   | P9.5 (I/O)       | I: 0; O: 1       | 0                                      | 0        |  |  |
|                                      |   | UCA3CLK          | X <sup>(3)</sup> | 0                                      | 1        |  |  |
| P9.5/UCA3CLK <sup>(2)</sup>          | 5 | N/A              | 0                | 1                                      | 0        |  |  |
| P9.5/UCA3CLK                         |   | DVSS             | 1                | l                                      |          |  |  |
|                                      |   | N/A              | 0                | 1                                      | 1        |  |  |
|                                      |   | DVSS             | 1                |                                        |          |  |  |
|                                      |   | P9.6 (I/O)       | I: 0; O: 1       | 0                                      | 0        |  |  |
|                                      | 6 | UCA3RXD/UCA3SOMI | X <sup>(3)</sup> | 0                                      | 1        |  |  |
| P9.6/UCA3RXD/UCA3SOMI (2)            |   | N/A              | 0                | 1                                      | 0        |  |  |
| P9.6/UCA3RXD/UCA3SOMIN-              |   | DVSS             | 1                | l                                      | U        |  |  |
|                                      |   | N/A              | 0                | 1                                      | 1        |  |  |
|                                      |   | DVSS             | 1                | I                                      |          |  |  |
|                                      |   | P9.7 (I/O)       | I: 0; O: 1       | 0                                      | 0        |  |  |
| P9.7/UCA3TXD/UCA3SIMO <sup>(2)</sup> | 7 | UCA3TXD/UCA3SIMO | X <sup>(3)</sup> | 0                                      | 1        |  |  |
|                                      |   | N/A              | 0                | 1                                      | 0        |  |  |
|                                      |   | DVSS             | 1                | ı                                      |          |  |  |
|                                      |   | N/A              | 0                | 1                                      | 1        |  |  |
|                                      |   | DVSS             | 1                | '                                      |          |  |  |

X = don't care

Not available on 80ZXH and 64RGC packages. Direction controlled by eUSCI\_A3 module.



# 6.12.5 Port P10 (P10.0 to P10.3) Input/Output With Schmitt Trigger

图 6-7 shows the port diagram. 表 6-66 summarizes the selection of the pin functions.

## 表 6-66. Port P10 (P10.0 to P10.3) Pin Functions

| DINI NI AME (DAO -)                   |   | x FUNCTION       | CONTR            | OL BITS OR SI | GNALS <sup>(1)</sup> |   |
|---------------------------------------|---|------------------|------------------|---------------|----------------------|---|
| PIN NAME (P10.x)                      | Х |                  | P10DIR.x         | P10SEL1.x     | P10SEL0.x            |   |
|                                       |   | P10.0 (I/O)      | I: 0; O: 1       | 0             | 0                    |   |
|                                       |   | UCB3STE          | X <sup>(3)</sup> | 0             | 1                    |   |
| P10.0/UCB3STE <sup>(2)</sup>          | 0 | N/A              | 0                | 1             | 0                    |   |
| F10.0/0CB331E ( )                     | U | DVSS             | 1                | ı             | U                    |   |
|                                       |   | N/A              | 0                | 1             | 1                    |   |
|                                       |   | DVSS             | 1                | l             | ı                    |   |
|                                       |   | P10.1 (I/O)      | I: 0; O: 1       | 0             | 0                    |   |
|                                       |   | UCB3CLK          | X <sup>(3)</sup> | 0             | 1                    |   |
| P10.1/UCB3CLK <sup>(2)</sup>          | 1 | N/A              | 0                | 1             | 0                    |   |
| P10.1/0CB3CLK\=/                      | 1 | DVSS             | 1                | 1             |                      |   |
|                                       |   | N/A              | 0                | 1             | 1                    |   |
|                                       |   | DVSS             | 1                |               | 1                    |   |
|                                       |   |                  | P10.2 (I/O)      | I: 0; O: 1    | 0                    | 0 |
|                                       |   | UCB3SIMO/UCB3SDA | X <sup>(3)</sup> | 0             | 1                    |   |
| P10.2/UCB3SIMO/UCB3SDA <sup>(2)</sup> | 2 | N/A              | 0                | 1             | 0                    |   |
| P10.2/0CB3SIMO/0CB3SDA                |   | DVSS             | 1                |               | U                    |   |
|                                       |   | N/A              | 0                | 1             | 1                    |   |
|                                       |   | DVSS             | 1                |               | 1                    |   |
|                                       |   | P10.3 (I/O)      | I: 0; O: 1       | 0             | 0                    |   |
| P10.3/UCB3SOMI/UCB3SCL <sup>(2)</sup> |   | UCB3SOMI/UCB3SCL | X <sup>(3)</sup> | 0             | 1                    |   |
|                                       | 3 | N/A              | 0                | 4             | 0                    |   |
|                                       | 3 | DVSS             | 1                | 1             | 0                    |   |
|                                       |   | N/A              | 0                |               | 1                    |   |
|                                       |   | DVSS             | 1                | 1             | ſ                    |   |

X = don't care

Not available on 80ZXH and 64RGC packages. Direction controlled by eUSCI\_B3 module.



## 6.12.6 Port P2 (P2.4 to P2.7) Input/Output With Schmitt Trigger

图 6-8 shows the port diagram. 表 6-67 summarizes the selection of the pin functions.



Functional representation only.

图 6-8. Py.x/Mod1/Mod2 Pin Diagram



# 表 6-67. Port P2 (P2.4 to P2.7) Pin Functions

| DIN 114145 (Do )             |   |            | С          | CONTROL BITS OR SIGNALS <sup>(1)</sup> |          |                  |  |  |
|------------------------------|---|------------|------------|----------------------------------------|----------|------------------|--|--|
| PIN NAME (P2.x)              | X | FUNCTION   | P2DIR.x    | P2SEL1.x                               | P2SEL0.x | P2MAPx           |  |  |
|                              |   | P2.4 (I/O) | I: 0; O: 1 | 0                                      | 0        | Х                |  |  |
|                              |   | TA0.CCI1A  | 0          |                                        | _        | 1.6.16           |  |  |
|                              |   | TA0.1      | 1          | 0                                      | 1        | default          |  |  |
| P2.4/PM_TA0.1 <sup>(2)</sup> | 4 | N/A        | 0          |                                        | 0        |                  |  |  |
|                              |   | DVSS       | 1          | 1                                      | 0        | X                |  |  |
|                              |   | N/A        | 0          |                                        | 4        |                  |  |  |
|                              |   | DVSS       | 1          | 1                                      | 1        | X                |  |  |
|                              |   | P2.5 (I/O) | I: 0; O: 1 | 0                                      | 0        | Х                |  |  |
|                              |   | TA0.CCI2A  | 0          | 0                                      | 4        | ما ما م          |  |  |
|                              |   | TA0.2      | 1          | 0                                      | 1        | default          |  |  |
| P2.5/PM_TA0.2 <sup>(2)</sup> | 5 | N/A        | 0          |                                        | 0        |                  |  |  |
|                              |   | DVSS       | 1          | 1                                      | 0        | X                |  |  |
|                              |   | N/A        | 0          | 4                                      | 1        | V                |  |  |
|                              |   | DVSS       | 1          | 1                                      | ,        | X                |  |  |
|                              |   | P2.6 (I/O) | I: 0; O: 1 | 0                                      | 0        | X                |  |  |
|                              |   | TA0.CCI3A  | 0          | 0                                      | 1        | dofoult          |  |  |
|                              |   | TA0.3      | 1          | 0                                      | 1        | default          |  |  |
| P2.6/PM_TA0.3 <sup>(2)</sup> | 6 | N/A        | 0          | 4                                      | 0        | V                |  |  |
|                              |   | DVSS       | 1          | 1                                      | 0        | X                |  |  |
|                              |   | N/A        | 0          | - 1                                    | 1        | Х                |  |  |
|                              |   | DVSS       | 1          |                                        | 1        | Χ                |  |  |
|                              |   | P2.7 (I/O) | I: 0; O: 1 | 0                                      | 0        | Х                |  |  |
|                              |   | TA0.CCI4A  | 0          | 0                                      | 4        | -1 - <b>6</b> 11 |  |  |
|                              |   | TA0.4      | 1          | 0                                      | 1        | default          |  |  |
| P2.7/PM_TA0.4 <sup>(2)</sup> | 7 | N/A        | 0          | 4                                      | 0        | V                |  |  |
|                              |   | DVSS       | 1          | 1                                      | 0 X      | ^                |  |  |
|                              |   | N/A        | 0          | 4                                      | 4        | V                |  |  |
|                              |   | DVSS       | 1          | 1                                      | 1        | X                |  |  |

<sup>(1)</sup> X = don't care

<sup>(2)</sup> Not available on the 64-pin RGC package.

# 6.12.7 Port P7 (P7.0 to P7.3) Input/Output With Schmitt Trigger

图 6-8 shows the port diagram. 表 6-68 summarizes the selection of the pin functions.

## 表 6-68. Port P7 (P7.0 to P7.3) Pin Functions

| DIN MAME (DZ)               |   | FUNCTION   | CC         | NTROL BITS | OL BITS OR SIGNALS <sup>(1)</sup> |            |  |  |
|-----------------------------|---|------------|------------|------------|-----------------------------------|------------|--|--|
| PIN NAME (P7.x)             | X | FUNCTION   | P7DIR.x    | P7SEL1.x   | P7SEL0.x                          | P7MAPx     |  |  |
|                             |   | P7.0 (I/O) | I: 0; O: 1 | 0          | 0                                 | Х          |  |  |
|                             |   | DMAE0      | 0          | 0          | 1                                 | default    |  |  |
|                             |   | SMCLK      | 1          | 0          | 1                                 | derauit    |  |  |
| P7.0/PM_SMCLK/<br>PM_DMAE0  | 0 | N/A        | 0          | 4          | 0                                 | V          |  |  |
| T W_DW/\E0                  |   | DVSS       | 1          | 1          | 0                                 | Χ          |  |  |
|                             |   | N/A        | 0          | 4          | 4                                 | V          |  |  |
|                             |   | DVSS       | 1          | 1          | 1                                 | Χ          |  |  |
|                             |   | P7.1 (I/O) | I: 0; O: 1 | 0          | 0                                 | Х          |  |  |
|                             |   | TAOCLK     | 0          | 0          | 4                                 | -1 - 5   6 |  |  |
|                             |   | COOUT      | 1          | 0          | 1                                 | default    |  |  |
| P7.1/PM_C0OUT/<br>PM_TA0CLK | 1 | N/A        | 0          | 4          | 0                                 | Х          |  |  |
| I M_I/NOCEIC                |   | DVSS       | 1          | 1          | U                                 | Χ          |  |  |
|                             |   | N/A        | 0          | 1          | 1                                 | Х          |  |  |
|                             |   | DVSS       | 1          | '          | I                                 | ^          |  |  |
|                             |   | P7.2 (I/O) | I: 0; O: 1 | 0          | 0                                 | Х          |  |  |
|                             |   | TA1CLK     | 0          | 0          | 1                                 | dofoult    |  |  |
|                             |   | C1OUT      | 1          |            | ı                                 | default    |  |  |
| P7.2/PM_C1OUT/<br>PM_TA1CLK | 2 | N/A        | 0          | 1          | 0                                 | Х          |  |  |
| I M_I/(IOEIC                |   | DVSS       | 1          | '          | U                                 | ^          |  |  |
|                             |   | N/A        | 0          | 1          | 4                                 | .,         |  |  |
|                             |   | DVSS       | 1          | '          | 1                                 | Χ          |  |  |
|                             |   | P7.3 (I/O) | I: 0; O: 1 | 0          | 0                                 | X          |  |  |
|                             |   | TA0.CCI0A  | 0          | 0          | 1                                 | default    |  |  |
|                             |   | TA0.0      | 1          | 0          | ı                                 | uerauri    |  |  |
| P7.3/PM_TA0.0               | 3 | N/A        | 0          | 1          | 0                                 | V          |  |  |
|                             |   | DVSS       | 1          |            | 0                                 | X          |  |  |
|                             |   | N/A        | 0          |            | 1 1                               |            |  |  |
|                             |   | DVSS       | 1          | '          |                                   | Χ          |  |  |

<sup>(1)</sup> X = don't care

148



# 6.12.8 Port P9 (P9.2 and P9.3) Input/Output With Schmitt Trigger

图 6-8 shows the port diagram. 表 6-69 summarizes the selection of the pin functions.

表 6-69. Port P9 (P9.2 and P9.3) Pin Functions

| DIN MANE (DO)             |   | FUNCTION   | CONTI      | ROL BITS OR S | IGNALS   |
|---------------------------|---|------------|------------|---------------|----------|
| PIN NAME (P9.x)           | X | FUNCTION   | P9DIR.x    | P9SEL1.x      | P9SEL0.x |
|                           |   | P9.2 (I/O) | I: 0; O: 1 | 0             | 0        |
|                           |   | TA3.CCI3A  | 0          | 0             | 1        |
|                           |   | TA3.3      | 1          | U             | 1        |
| P9.2/TA3.3 <sup>(1)</sup> | 2 | N/A        | 0          | 4             |          |
|                           |   | DVSS       | 1          | ]             | 0        |
|                           |   | N/A        | 0          | 1             | 1        |
|                           |   | DVSS       | 1          | ]             | 1        |
|                           |   | P9.3 (I/O) | I: 0; O: 1 | 0             | 0        |
|                           |   | TA3.CCI4A  | 0          |               | 1        |
|                           |   | TA3.4      | 1          | 0             | 1        |
| P9.3/TA3.4 <sup>(1)</sup> | 3 | N/A        | 0          | 4             | 0        |
|                           |   | DVSS       | 1          | 1 1           | 0        |
|                           |   | N/A        | 0          |               | 4        |
|                           |   | DVSS       | 1          |               | 1        |

<sup>(1)</sup> Not available on 80ZXH and 64RGC packages.

# **NSTRUMENTS**

# 6.12.9 Port P4 (P4.0 to P4.7) Input/Output With Schmitt Trigger

图 6-9 shows the port diagram. 表 6-70 summarizes the selection of the pin functions.



Note: Output is DVSS if module 1 or module 2 function is not available. See the pin function tables. Functional representation only.

图 6-9. Py.x/Mod1/Mod2/Az Pin Diagram



## 表 6-70. Port P4 (P4.0 to P4.7) Pin Functions

| DIN MAME (D4)             |   | FUNCTION           | CONTR      | CONTROL BITS OR SIGNALS <sup>(1)</sup> |          |  |  |
|---------------------------|---|--------------------|------------|----------------------------------------|----------|--|--|
| PIN NAME (P4.x)           | Х |                    | P4DIR.x    | P4SEL1.x                               | P4SEL0.x |  |  |
|                           |   | P4.0 (I/O)         | I: 0; O: 1 | 0                                      | 0        |  |  |
| D. (2)                    |   | N/A                | 0          |                                        | 4        |  |  |
|                           | 0 | DVSS               | 1          | 0                                      | 1        |  |  |
| P4.0/A13 <sup>(2)</sup>   | U | N/A                | 0          | 1                                      | 0        |  |  |
|                           |   | DVSS               | 1          | ľ                                      | 0        |  |  |
|                           |   | A13 <sup>(3)</sup> | X          | 1                                      | 1        |  |  |
|                           |   | P4.1 (I/O)         | I: 0; O: 1 | 0                                      | 0        |  |  |
|                           |   | N/A                | 0          | 0                                      | 1        |  |  |
| P4.1/A12 <sup>(2)</sup>   | 1 | DVSS               | 1          | U                                      | ı        |  |  |
| F4.1/A12\*/               | ' | N/A                | 0          | 1                                      | 0        |  |  |
|                           |   | DVSS               | 1          | ı                                      | 0        |  |  |
|                           |   | A12 <sup>(3)</sup> | X          | 1                                      | 1        |  |  |
|                           |   | P4.2 (I/O)         | I: 0; O: 1 | 0                                      | 0        |  |  |
|                           |   | N/A                | 0          | 0                                      | 1        |  |  |
| P4.2/ACLK/TA2CLK/A11      | 2 | ACLK               | 1          | O                                      | '        |  |  |
| 1 4.2/AGLIV I AZGLIVA I I | 2 | TA2CLK             | 0          | 1                                      | 0        |  |  |
|                           |   | DVSS               | 1          | ı                                      | <u> </u> |  |  |
|                           |   | A11 <sup>(3)</sup> | X          | 1                                      | 1        |  |  |
|                           | 3 | P4.3 (I/O)         | I: 0; O: 1 | 0                                      | 0        |  |  |
|                           |   | N/A                | 0          | 0                                      | 1        |  |  |
| P4.3/MCLK/RTCCLK/A10      |   | MCLK               | 1          | Ü                                      |          |  |  |
| 1 4.3/NOLIVICIOCLIVATO    | 3 | N/A                | 0          | 1                                      | 0        |  |  |
|                           |   | RTCCLK             | 1          |                                        |          |  |  |
|                           |   | A10 <sup>(3)</sup> | X          | 1                                      | 1        |  |  |
|                           |   | P4.4 (I/O)         | I: 0; O: 1 | 0                                      | 0        |  |  |
|                           |   | N/A                | 0          | 0                                      | 1        |  |  |
| P4.4/HSMCLK/SVMHOUT/      | 4 | HSMCLK             | 1          | O                                      | 1        |  |  |
| A9                        | - | N/A                | 0          | 1                                      | 0        |  |  |
|                           |   | SVMHOUT            | 1          | '                                      |          |  |  |
|                           |   | A9 <sup>(3)</sup>  | X          | 1                                      | 1        |  |  |
|                           |   | P4.5 (I/O)         | I: 0; O: 1 | 0                                      | 0        |  |  |
|                           |   | N/A                | 0          | 0                                      | 1        |  |  |
| P4.5/A8                   | 5 | DVSS               | 1          | Ü                                      | <u>'</u> |  |  |
| 1 4.0//10                 |   | N/A                | 0          | 1                                      | 0        |  |  |
|                           |   | DVSS               | 1          | ·                                      |          |  |  |
|                           |   | A8 <sup>(3)</sup>  | Х          | 1                                      | 1        |  |  |
|                           |   | P4.6 (I/O)         | I: 0; O: 1 | 0                                      | 0        |  |  |
|                           |   | N/A                | 0          | 0                                      | 1        |  |  |
| P4.6/A7                   | 6 | DVSS               | 1          | 3                                      | 1        |  |  |
| 1 7.U/AI                  | 0 | N/A                | 0          | 1                                      | 0        |  |  |
|                           |   | DVSS               | 1          |                                        |          |  |  |
|                           |   | A7 <sup>(3)</sup>  | X          | 1                                      | 1        |  |  |

<sup>(1)</sup> X = don't care

Not available on the 64-pin RGC package.

Setting P4SEL1.x and P4SEL0.x disables the output driver and the input Schmitt trigger to prevent parasitic cross currents when applying analog signals.

www.ti.com.cn

# 表 6-70. Port P4 (P4.0 to P4.7) Pin Functions (continued)

| PIN NAME (P4.x) |          | FUNCTION          | CONTROL BITS OR SIGNALS <sup>(1)</sup> |          |          |  |
|-----------------|----------|-------------------|----------------------------------------|----------|----------|--|
|                 | X        | FUNCTION          | P4DIR.x                                | P4SEL1.x | P4SEL0.x |  |
|                 |          | P4.7 (I/O)        | I: 0; O: 1                             | 0        | 0        |  |
|                 |          | N/A               | 0                                      | 0        | 1        |  |
| D4.7/A6         | 7        | DVSS              | 1                                      |          |          |  |
| P4.7/A6         | <b>'</b> | N/A               | 0                                      |          |          |  |
|                 |          | DVSS              | 1                                      |          | 0        |  |
|                 |          | A6 <sup>(3)</sup> | Х                                      | 1        | 1        |  |



# 6.12.10 Port P5 (P5.0 to P5.5) Input/Output With Schmitt Trigger

图 6-9 shows the port diagram. 表 6-71 summarizes the selection of the pin functions.

表 6-71. Port P5 (P5.0 to P5.5) Pin Functions

| DW MANE (DE )   |   | FUNCTION          | CONTRO     | CONTROL BITS OR SIGNALS <sup>(1)</sup> |          |  |  |
|-----------------|---|-------------------|------------|----------------------------------------|----------|--|--|
| PIN NAME (P5.x) | X |                   | P5DIR.x    | P5SEL1.x                               | P5SEL0.x |  |  |
|                 |   | P5.0 (I/O)        | I: 0; O: 1 | 0                                      | 0        |  |  |
|                 |   | N/A               | 0          | 0                                      | 4        |  |  |
| DE O/AE         |   | DVSS              | 1          | 0                                      | 1        |  |  |
| P5.0/A5         | 0 | N/A               | 0          | 1                                      | 0        |  |  |
|                 |   | DVSS              | 1          | l                                      | 0        |  |  |
|                 |   | A5 <sup>(2)</sup> | X          | 1                                      | 1        |  |  |
|                 |   | P5.1 (I/O)        | I: 0; O: 1 | 0                                      | 0        |  |  |
|                 |   | N/A               | 0          | 0                                      | 4        |  |  |
| DE 4/4.4        |   | DVSS              | 1          | 1 0                                    | 1        |  |  |
| P5.1/A4         | 1 | N/A               | 0          |                                        | 2        |  |  |
|                 |   | DVSS              | 1          | 1                                      | 0        |  |  |
|                 |   | A4 <sup>(2)</sup> | X          | 1                                      | 1        |  |  |
|                 |   | P5.2 (I/O)        | I: 0; O: 1 | 0                                      | 0        |  |  |
|                 |   | N/A               | 0          | 0                                      |          |  |  |
| D5 0/40         |   | DVSS              | 1          | 0                                      | 1        |  |  |
| P5.2/A3         | 2 | N/A               | 0          |                                        | 2        |  |  |
|                 |   | DVSS              | 1          | 1                                      | 0        |  |  |
|                 |   | A3 <sup>(2)</sup> | X          | 1                                      | 1        |  |  |
|                 |   | P5.3 (I/O)        | I: 0; O: 1 | 0                                      | 0        |  |  |
|                 |   | N/A               | 0          |                                        | _        |  |  |
| DE 0/40         |   | DVSS              | 1          | 0                                      | 1        |  |  |
| P5.3/A2         | 3 | N/A               | 0          | 4                                      | 0        |  |  |
|                 |   | DVSS              | 1          | 1                                      | 0        |  |  |
|                 |   | A2 <sup>(2)</sup> | Х          | 1                                      | 1        |  |  |
|                 |   | P5.4 (I/O)        | I: 0; O: 1 | 0                                      | 0        |  |  |
|                 |   | N/A               | 0          |                                        | _        |  |  |
| DE 4/44         |   | DVSS              | 1          | 0                                      | 1        |  |  |
| P5.4/A1         | 4 | N/A               | 0          | 4                                      | 0        |  |  |
|                 |   | DVSS              | 1          | 1                                      | 0        |  |  |
|                 |   | A1 <sup>(2)</sup> | X          | 1                                      | 1        |  |  |
|                 |   | P5.5 (I/O)        | I: 0; O: 1 | 0                                      | 0        |  |  |
|                 |   | N/A               | 0          | 0                                      | 4        |  |  |
| DE 5/40         | _ | DVSS              | 1          | 0                                      | 1        |  |  |
| P5.5/A0         | 5 | N/A               | 0          | 1                                      | 0        |  |  |
|                 |   | DVSS              | 1          |                                        |          |  |  |
|                 |   | A0 <sup>(2)</sup> | Х          | 1                                      | 1        |  |  |

<sup>(1)</sup> X = don't care

<sup>(2)</sup> Setting P5SEL1.x and P5SEL0.x disables the output driver and the input Schmitt trigger to prevent parasitic cross currents when applying analog signals.

## 6.12.11 Port P6 (P6.0 and P6.1) Input/Output With Schmitt Trigger

图 6-9 shows the port diagram. 表 6-72 summarizes the selection of the pin functions.

## 表 6-72. Port P6 (P6.0 and P6.1) Pin Functions

| DIN NAME (DC v)         |   | FUNCTION           | CONTRO     | DL BITS OR SIG | SNALS <sup>(1)</sup> |
|-------------------------|---|--------------------|------------|----------------|----------------------|
| PIN NAME (P6.x)         | X | FUNCTION           | P6DIR.x    | P6SEL1.x       | P6SEL0.x             |
|                         |   | P6.0 (I/O)         | I: 0; O: 1 | 0              | 0                    |
|                         |   | N/A                | 0          | 0              | 1                    |
| P6.0/A15 <sup>(2)</sup> | 0 | DVSS               | 1          | U              | '                    |
| P6.0/A15                | 0 | N/A                | 0          | 1              | 0                    |
|                         |   | DVSS               | 1          |                | U                    |
|                         |   | A15 <sup>(3)</sup> | X          | 1              | 1                    |
|                         |   | P6.1 (I/O)         | I: 0; O: 1 | 0              | 0                    |
|                         |   | N/A                | 0          | 0              | 1                    |
| P6.1/A14 <sup>(2)</sup> | 4 | DVSS               | 1          | U              | 1                    |
|                         | ' | N/A                | 0          | 4              | 0                    |
|                         |   | DVSS               | 1          |                | U                    |
|                         |   | A14 <sup>(3)</sup> | X          | 1              | 1                    |

X = don't care

Not available on the 64-pin RGC package.

Setting P6SEL1.x and P6SEL0.x disables the output driver and the input Schmitt trigger to prevent parasitic cross currents when applying analog signals.



# 6.12.12 Port P8 (P8.2 to P8.7) Input/Output With Schmitt Trigger

图 6-9 shows the port diagram. 表 6-73 summarizes the selection of the pin functions.

表 6-73. Port P8 (P8.2 to P8.7) Pin Functions

| DIVINAME (DO.)                 |   | FUNCTION           | CONTRO     | OL BITS OR SIG | SNALS <sup>(1)</sup> |
|--------------------------------|---|--------------------|------------|----------------|----------------------|
| PIN NAME (P8.x)                | X |                    | P8DIR.x    | P8SEL1.x       | P8SEL0.x             |
|                                |   | P8.2 (I/O)         | I: 0; O: 1 | 0              | 0                    |
|                                |   | TA3.CCI2A          | 0          | 0              | 1                    |
| P8.2/TA3.2/A23 <sup>(2)</sup>  | 2 | TA3.2              | 1          | 0              | 1                    |
| P8.2/1A3.2/A23 <sup>(-)</sup>  | 2 | N/A                | 0          | 1              | 0                    |
|                                |   | DVSS               | 1          | 1              | 0                    |
|                                |   | A23 <sup>(3)</sup> | X          | 1              | 1                    |
|                                |   | P8.3 (I/O)         | I: 0; O: 1 | 0              | 0                    |
|                                |   | TA3CLK             | 0          | 0              | 4                    |
| Do 0/TA 001 (/A 00 (2)         |   | DVSS               | 1          | 1 0            | 1                    |
| P8.3/TA3CLK/A22 <sup>(2)</sup> | 3 | N/A                | 0          |                | 2                    |
|                                |   | DVSS               | 1          | 1              | 0                    |
|                                |   | A22 <sup>(3)</sup> | Х          | 1              | 1                    |
|                                |   | P8.4 (I/O)         | I: 0; O: 1 | 0              | 0                    |
|                                |   | N/A                | 0          |                |                      |
| Do 4/404(2)                    |   | DVSS               | 1          | 0              | 1                    |
| P8.4/A21 <sup>(2)</sup>        | 4 | N/A                | 0          |                | 2                    |
|                                |   | DVSS               | 1          | 1              | 0                    |
|                                |   | A21 <sup>(3)</sup> | Х          | 1              | 1                    |
|                                |   | P8.5 (I/O)         | I: 0; O: 1 | 0              | 0                    |
|                                |   | N/A                | 0          |                | _                    |
| Do 5 (4 00 (2))                | _ | DVSS               | 1          | 0              | 1                    |
| P8.5/A20 <sup>(2)</sup>        | 5 | N/A                | 0          |                | 0                    |
|                                |   | DVSS               | 1          | 1              |                      |
|                                |   | A20 <sup>(3)</sup> | Х          | 1              | 1                    |
|                                |   | P8.6 (I/O)         | I: 0; O: 1 | 0              | 0                    |
|                                |   | N/A                | 0          |                | _                    |
| DO 0/440(2)                    |   | DVSS               | 1          | 0              | 1                    |
| P8.6/A19 <sup>(2)</sup>        | 6 | N/A                | 0          |                | 2                    |
|                                |   | DVSS               | 1          | 1              | 0                    |
|                                |   | A19 <sup>(3)</sup> | Х          | 1              | 1                    |
|                                |   | P8.7 (I/O)         | I: 0; O: 1 | 0              | 0                    |
|                                |   | N/A                | 0          |                |                      |
| (2)                            | _ | DVSS               | 1          | 0              | 1                    |
| P8.7/A18 <sup>(2)</sup>        | 7 | N/A                | 0          |                | 0                    |
|                                |   | DVSS               | 1          | 1              |                      |
|                                |   | A18 <sup>(3)</sup> | X          | 1              | 1                    |

<sup>(1)</sup> X = don't care

Not available on 80ZXH and 64RGC packages.
Setting P8SEL1.x and P8SEL0.x disables the output driver and the input Schmitt trigger to prevent parasitic cross currents when applying analog signals.

www.ti.com.cn

## 6.12.13 Port P9 (P9.0 and P9.1) Input/Output With Schmitt Trigger

图 6-9 shows the port diagram. 表 6-74 summarizes the selection of the pin functions.

## 表 6-74. Port P9 (P9.0 and P9.1) Pin Functions

| DIN NAME (DO v)         |   | FUNCTION           | CONTRO     | DL BITS OR SIG | SNALS <sup>(1)</sup> |
|-------------------------|---|--------------------|------------|----------------|----------------------|
| PIN NAME (P9.x)         | X | FUNCTION           | P9DIR.x    | P9SEL1.x       | P9SEL0.x             |
|                         |   | P9.0 (I/O)         | I: 0; O: 1 | 0              | 0                    |
|                         |   | N/A                | 0          | 0              | 1                    |
| P9.0/A17 <sup>(2)</sup> | 0 | DVSS               | 1          | U              | '                    |
| P9.0/A17 (-)            | 0 | N/A                | 0          | 1              | 0                    |
|                         |   | DVSS               | 1          |                | U                    |
|                         |   | A17 <sup>(3)</sup> | X          | 1              | 1                    |
|                         |   | P9.1 (I/O)         | I: 0; O: 1 | 0              | 0                    |
|                         |   | N/A                | 0          | 0              | 1                    |
| P9.1/A16 <sup>(2)</sup> | 4 | DVSS               | 1          | U              | 1                    |
| P9.1/A16 (-)            | ' | N/A                | 0          | 4              | 0                    |
|                         |   | DVSS               | 1          |                | U                    |
|                         |   | A16 <sup>(3)</sup> | X          | 1              | 1                    |

X = don't care

Not available on 80ZXH and 64RGC packages.

Setting P9SEL1.x and P9SEL0.x disables the output driver and the input Schmitt trigger to prevent parasitic cross currents when applying analog signals.



## 6.12.14 Port P5 (P5.6 and P5.7) Input/Output With Schmitt Trigger

图 6-10 shows the port diagram. 表 6-75 summarizes the selection of the pin functions.



图 6-10. Py.x/Mod/VREF/VeREF/Cp.q Pin Diagram



## 表 6-75. Port P5 (P5.6 and P5.7) Pin Functions

| DIN NAME (DE v.)                 |   | FUNCTION                              | CONTR      | OL BITS OR SI | GNALS <sup>(1)</sup> |
|----------------------------------|---|---------------------------------------|------------|---------------|----------------------|
| PIN NAME (P5.x)                  | Х | FUNCTION                              | P5DIR.x    | P5SEL1.x      | P5SEL0.x             |
|                                  |   | P5.6 (I/O)                            | I: 0; O: 1 | 0             | 0                    |
|                                  |   | TA2.CCI1A                             | 0          | 0             | 4                    |
| P5.6/TA2.1/VREF+/VeREF+/         | 6 | TA2.1                                 | 1          | U             | ı                    |
| C1.7                             | О | N/A                                   | 0          | 1             | 0                    |
|                                  |   | DVSS                                  | 1          |               | 0                    |
|                                  |   | VREF+, VeREF+, C1.7 <sup>(2)(3)</sup> | Х          | 1             | 1                    |
|                                  |   | P5.7 (I/O)                            | I: 0; O: 1 | 0             | 0                    |
|                                  |   | TA2.CCI2A                             | 0          | 0             | 4                    |
| P5.7/TA2.2/VREF-/VeREF-<br>/C1.6 | 7 | TA2.2                                 | 1          | 0             | ı                    |
|                                  | ′ | N/A                                   | 0          | 4             | 0                    |
|                                  |   | DVSS                                  | 1          | Т             | 0                    |
|                                  |   | VREF-, VeREF-, C1.6 <sup>(2)(3)</sup> | Х          | 1             | 1                    |

X = don't care

Setting P5SEL1.x and P5SEL0.x disables the output driver and the input Schmitt trigger to prevent parasitic cross currents when

applying analog signals.
Setting the CEPD.q bit of the comparator disables the output driver and the input Schmitt trigger to prevent parasitic cross currents when applying analog signals. Selecting the C1.q input pin to the comparator multiplexer with the CEIPSEL or CEIMSEL bits automatically disables the output driver and input buffer for that pin, regardless of the state of the associated CEPD.q bit.



## 6.12.15 Port P6 (P6.2 to P6.5) Input/Output With Schmitt Trigger

图 6-11 shows the port diagram. 表 6-76 summarizes the selection of the pin functions.



Functional representation only.

图 6-11. Py.x/USCI/Cp.q Pin Diagram



#### 表 6-76. Port P6 (P6.2 to P6.5) Pin Functions

| DIN NAME (DC)                    | x FUNCTION |                        | CONTROL BITS OR SIGNALS <sup>(1)</sup> |          |          |  |
|----------------------------------|------------|------------------------|----------------------------------------|----------|----------|--|
| PIN NAME (P6.x)                  | Х          | FUNCTION               | P6DIR.x                                | P6SEL1.x | P6SEL0.x |  |
|                                  |            | P6.2 (I/O)             | I: 0; O: 1                             | 0        | 0        |  |
|                                  |            | UCB1STE                | X <sup>(3)</sup>                       | 0        | 1        |  |
| P6.2/UCB1STE/C1.5 <sup>(2)</sup> | 2          | N/A                    | 0                                      | 1        | 0        |  |
|                                  |            | DVSS                   | 1                                      | l        | U        |  |
|                                  |            | C1.5 <sup>(4)(5)</sup> | Х                                      | 1        | 1        |  |
|                                  |            | P6.3 (I/O)             | I: 0; O: 1                             | 0        | 0        |  |
|                                  |            | UCB1CLK                | X <sup>(3)</sup>                       | 0        | 1        |  |
| P6.3/UCB1CLK/C1.4 <sup>(2)</sup> | 3          | N/A                    | 0                                      | 1        | 0        |  |
|                                  |            | DVSS                   | 1                                      | ]        | U        |  |
|                                  |            | C1.4 <sup>(4)(5)</sup> | Х                                      | 1        | 1        |  |
|                                  |            | P6.4 (I/O)             | I: 0; O: 1                             | 0        | 0        |  |
|                                  |            | UCB1SIMO/UCB1SDA       | X <sup>(3)</sup>                       | 0        | 1        |  |
| P6.4/UCB1SIMO/UCB1SDA/C1         | 4          | N/A                    | 0                                      |          |          |  |
|                                  |            | DVSS                   | 1                                      | 1        | 0        |  |
|                                  |            | C1.3 <sup>(4)(5)</sup> | Х                                      | 1        | 1        |  |
|                                  |            | P6.5 (I/O)             | I: 0; O: 1                             | 0        | 0        |  |
|                                  |            | UCB1SOMI/UCB1SCL       | X <sup>(3)</sup>                       | 0        | 1        |  |
| P6.5/UCB1SOMI/UCB1SCL/C1.        | 5          | N/A                    | 0                                      | 1        | 0        |  |
|                                  |            | DVSS                   | 1                                      |          | 0        |  |
|                                  |            | C1.2 <sup>(4)(5)</sup> | Х                                      | 1        | 1        |  |

X = don't care

Not available on the 64-pin RGC package.

Direction controlled by eUSCI\_B1 module.

Setting P6SEL1.x and P6SEL0.x disables the output driver and the input Schmitt trigger to prevent parasitic cross currents when

applying analog signals.

Setting the CEPD.q bit of the comparator disables the output driver and the input Schmitt trigger to prevent parasitic cross currents when applying analog signals. Selecting the C1.q input pin to the comparator multiplexer with the CEIPSEL or CEIMSEL bits automatically disables the output driver and input buffer for that pin, regardless of the state of the associated CEPD.q bit.



## 6.12.16 Port P6 (P6.6 and P6.7) Input/Output With Schmitt Trigger

图 6-12 shows the port diagram. 表 6-77 summarizes the selection of the pin functions.



图 6-12. Py.x/Mod/USCI/Cp.q Pin Diagram

www.ti.com.cn

## 表 6-77. Port P6 (P6.6 and P6.7) Pin Functions

| DIN NAME (D6 v)                      |   | FUNCTION               | CONTROL BITS OR SIGNALS <sup>(1)</sup> |          |          |  |
|--------------------------------------|---|------------------------|----------------------------------------|----------|----------|--|
| PIN NAME (P6.x)                      | Х | FUNCTION               | P6DIR.x                                | P6SEL1.x | P6SEL0.x |  |
|                                      |   | P6.6 (I/O)             | I: 0; O: 1                             | 0        | 0        |  |
|                                      |   | TA2.CCI3A              | 0                                      | 0        | 1        |  |
| P6.6/TA2.3/UCB3SIMO/UCB<br>3SDA/C1.1 | 6 | TA2.3                  | 1                                      | U        | l        |  |
|                                      |   | UCB3SIMO/UCB3SDA       | X <sup>(2)</sup>                       | 1        | 0        |  |
|                                      |   | C1.1 <sup>(3)(4)</sup> | X                                      | 1        | 1        |  |
|                                      |   | P6.7 (I/O)             | I: 0; O: 1                             | 0        | 0        |  |
|                                      |   | TA2.CCI4A              | 0                                      | 0        | 1        |  |
| P6.7/TA2.4/UCB3SOMI/UCB<br>3SCL/C1.0 | 7 | TA2.4                  | 1                                      | U        | l        |  |
|                                      |   | UCB3SOMI/UCB3SCL       | X <sup>(2)</sup>                       | 1        | 0        |  |
|                                      |   | C1.0 <sup>(3)(4)</sup> | X                                      | 1        | 1        |  |

<sup>(1)</sup> X = don't care

<sup>(2)</sup> Direction controlled by eUSCI\_B3 module.

Setting P6SEL1.x and P6SEL0.x disables the output driver and the input Schmitt trigger to prevent parasitic cross currents when applying analog signals.
 Setting the CEPD.q bit of the comparator disables the output driver and the input Schmitt trigger to prevent parasitic cross currents

<sup>(4)</sup> Setting the CEPD.q bit of the comparator disables the output driver and the input Schmitt trigger to prevent parasitic cross currents when applying analog signals. Selecting the C1.q input pin to the comparator multiplexer with the CEIPSEL or CEIMSEL bits automatically disables the output driver and input buffer for that pin, regardless of the state of the associated CEPD.q bit.



## 6.12.17 Port P8 (P8.0 and P8.1) Input/Output With Schmitt Trigger

图 6-13 shows the port diagram. 表 6-78 summarizes the selection of the pin functions.



Functional representation only.

图 6-13. Py.x/USCI/Mod/Cp.q Pin Diagram



## 表 6-78. Port P8 (P8.0 and P8.1) Pin Functions

| DIN NAME (DO v)         |   | FUNCTION               | CONTROL BITS OR SIGNALS <sup>(1)</sup> |          |          |  |
|-------------------------|---|------------------------|----------------------------------------|----------|----------|--|
| PIN NAME (P8.x)         | Х | FUNCTION               | P8DIR.x                                | P8SEL1.x | P8SEL0.x |  |
|                         |   | P8.0 (I/O)             | I: 0; O: 1                             | 0        | 0        |  |
|                         |   | UCB3STE                | X <sup>(2)</sup>                       | 0        | 1        |  |
| P8.0/UCB3STE/TA1.0/C0.1 | 0 | TA1.CCI0A              | 0                                      | 4        | 0        |  |
|                         |   | TA1.0                  | 1                                      | 1        | 0        |  |
|                         |   | C0.1 <sup>(3)(4)</sup> | Х                                      | 1        | 1        |  |
|                         |   | P8.1 (I/O)             | I: 0; O: 1                             | 0        | 0        |  |
|                         |   | UCB3CLK                | X <sup>(2)</sup>                       | 0        | 1        |  |
| P8.1/UCB3CLK/TA2.0/C0.0 | 1 | TA2.CCI0A              | 0                                      | 4        | 0        |  |
|                         |   | TA2.0                  | 1                                      | 1        | 0        |  |
|                         |   | C0.0 <sup>(3)(4)</sup> | Х                                      | 1        | 1        |  |

X = don't care

Direction controlled by eUSCI\_B3 module.

Setting P8SEL1.x and P8SEL0.x disables the output driver and the input Schmitt trigger to prevent parasitic cross currents when applying analog signals.

Setting the CEPD.q bit of the comparator disables the output driver and the input Schmitt trigger to prevent parasitic cross currents

when applying analog signals. Selecting the C0.q input pin to the comparator multiplexer with the CEIPSEL or CEIMSEL bits automatically disables the output driver and input buffer for that pin, regardless of the state of the associated CEPD.q bit.



# 6.12.18 Port P10 (P10.4 and P10.5) Input/Output With Schmitt Trigger

图 6-14 shows the port diagram. 表 6-79 summarizes the selection of the pin functions.



图 6-14. Py.x/Mod/Cp.q Pin Diagram



## 表 6-79. Port P10 (P10.4 and P10.5) Pin Functions

| DIN NAME (D40 w)                |   | FUNCTION               | CONTR      | CONTROL BITS OR SIGNALS <sup>(1)</sup> |           |  |  |
|---------------------------------|---|------------------------|------------|----------------------------------------|-----------|--|--|
| PIN NAME (P10.x)                | X | FUNCTION               | P10DIR.x   | P10SEL1.x                              | P10SEL0.x |  |  |
|                                 |   | P10.4 (I/O)            | I: 0; O: 1 | 0                                      | 0         |  |  |
|                                 |   | TA3.CCI0A              | 0          | 0                                      | 4         |  |  |
| D40 4/T42 0/C0 7(2)             | 4 | TA3.0                  | 1          | 0                                      | 1<br>     |  |  |
| P10.4/TA3.0/C0.7 <sup>(2)</sup> | 4 | N/A                    | 0          | 4                                      | 0         |  |  |
|                                 |   | DVSS                   | 1          | ]                                      | 0         |  |  |
|                                 |   | C0.7 <sup>(3)(4)</sup> | X          | 1                                      | 1         |  |  |
|                                 |   | P10.5 (I/O)            | I: 0; O: 1 | 0                                      | 0         |  |  |
|                                 |   | TA3.CCI1A              | 0          | 0                                      | 1         |  |  |
| D40 5/T40 4/00 0(2)             | _ | TA3.1                  | 1          | 0                                      |           |  |  |
| P10.5/TA3.1/C0.6 <sup>(2)</sup> | 5 | N/A                    | 0          | 4                                      | 0         |  |  |
|                                 |   | DVSS                   | 1          | 1                                      | 0         |  |  |
|                                 |   | C0.6 <sup>(3)(4)</sup> | X          | 1                                      | 1         |  |  |

X = don't care

Not available on 80ZXH and 64RGC packages.

Setting P10SEL1.x and P10SEL0.x disables the output driver and the input Schmitt trigger to prevent parasitic cross currents when applying analog signals.

Setting the CEPD.q bit of the comparator disables the output driver and the input Schmitt trigger to prevent parasitic cross currents when applying analog signals. Selecting the C0.q input pin to the comparator multiplexer with the CEIPSEL or CEIMSEL bits automatically disables the output driver and input buffer for that pin, regardless of the state of the associated CEPD.q bit.



## 6.12.19 Port P7 (P7.4 to P7.7) Input/Output With Schmitt Trigger

图 6-15 shows the port diagram. 表 6-80 summarizes the selection of the pin functions.



Functional representation only.

图 6-15. Py.x/Mod/Cp.q Pin Diagram



## 表 6-80. Port P7 (P7.4 to P7.7) Pin Functions

|                                   |   |                        | (          | CONTROL BITS | S OR SIGNALS <sup>(1)</sup> |          |  |
|-----------------------------------|---|------------------------|------------|--------------|-----------------------------|----------|--|
| PIN NAME (P7.x)                   | x | FUNCTION               | P7DIR.x    | P7SEL1.x     | P7SEL0.x                    | P7MAPx   |  |
|                                   |   | P7.4 (I/O)             | I: 0; O: 1 | 0            | 0                           | Х        |  |
|                                   |   | TA1.CCI4A              | 0          | 0            | 4                           | 1-616    |  |
| D7 4/DM TA4 4/C0 5(2)             | 4 | TA1.4                  | 1          | 0            | 1                           | default  |  |
| P7.4/PM_TA1.4/C0.5 <sup>(2)</sup> | 4 | N/A                    | 0          | 1            | 0                           | V        |  |
|                                   |   | DVSS                   | 1          | 1            | 0                           | X        |  |
|                                   |   | C0.5 <sup>(3)(4)</sup> | Х          | 1            | 1                           | Х        |  |
|                                   |   | P7.5 (I/O)             | I: 0; O: 1 | 0            | 0                           | Х        |  |
|                                   |   | TA1.CCI3A              | 0          | 0            | 1                           | -1-616   |  |
| P7.5/PM_TA1.3/C0.4 <sup>(2)</sup> | 5 | TA1.3                  | 1          | 0            |                             | default  |  |
| P7.5/PWI_TAT.3/C0.4(=/            |   | N/A                    | 0          | 1            | 0                           | Х        |  |
|                                   |   | DVSS                   | 1          | 1            |                             | <b>^</b> |  |
|                                   |   | C0.4 <sup>(3)(4)</sup> | Х          | 1            | 1                           | Х        |  |
|                                   |   | P7.6 (I/O)             | I: 0; O: 1 | 0            | 0                           | Х        |  |
|                                   |   | TA1.CCI2A              | 0          | 0            | 1                           | default  |  |
| D7 6/DM TA4 2/C0 2(2)             | 6 | TA1.2                  | 1          |              |                             | derauit  |  |
| P7.6/PM_TA1.2/C0.3 <sup>(2)</sup> | О | N/A                    | 0          | 4            | 0                           | V        |  |
|                                   |   | DVSS                   | 1          | 1            | 0                           | X        |  |
|                                   |   | C0.3 <sup>(3)(4)</sup> | Х          | 1            | 1                           | Х        |  |
|                                   |   | P7.7 (I/O)             | I: 0; O: 1 | 0            | 0                           | Х        |  |
|                                   |   | TA1.CCI1A              | 0          | 0            | 4                           | -1-616   |  |
| D7.7/DM TA4.4/00.0(2)             | _ | TA1.1                  | 1          | 0            | 1                           | default  |  |
| P7.7/PM_TA1.1/C0.2 <sup>(2)</sup> | 7 | N/A                    | 0          | 1            | 0                           | V        |  |
|                                   |   | DVSS                   | 1          |              | 0                           | X        |  |
|                                   |   | C0.2 <sup>(3)(4)</sup> | Х          | 1            | 1                           | Х        |  |

X = don't care

168

Not available on the 64-pin RGC package.

Setting P7SEL1.x and P7SEL0.x disables the output driver and the input Schmitt trigger to prevent parasitic cross currents when applying analog signals.

Setting the CEPD obit of the comparator disables the output driver and the input Schmitt trigger to prevent parasitic cross currents when applying analog signals. Selecting the C0.q input pin to the comparator multiplexer with the CEIPSEL or CEIMSEL bits automatically disables the output driver and input buffer for that pin, regardless of the state of the associated CEPD.q bit.



## 6.12.20 Port PJ (PJ.0 and PJ.1) Input/Output With Schmitt Trigger

图 6-16 and 图 6-17 show the port diagram. 表 6-81 summarizes the selection of the pin functions.



Functional representation only.

图 6-16. Port PJ (PJ.0) Diagram



图 6-17. Port PJ (PJ.1) Diagram



## 表 6-81. Port PJ (PJ.0 and PJ.1) Pin Functions

|                 |   |                         | CONTROL BITS OR SIGNALS (1) |                    |                    |          |          |                  |   |   |   |   |   |   |                      |                    |   |   |   |
|-----------------|---|-------------------------|-----------------------------|--------------------|--------------------|----------|----------|------------------|---|---|---|---|---|---|----------------------|--------------------|---|---|---|
| PIN NAME (PJ.x) | x | FUNCTION                | PJDIR.x                     | PJSEL1.1           | PJSEL0.1           | PJSEL1.0 | PJSEL0.0 | LFXT<br>BYPASS   |   |   |   |   |   |   |                      |                    |   |   |   |
|                 |   | PJ.0 (I/O)              | I: 0; O: 1                  | X                  | Х                  | 0        | 0        | Х                |   |   |   |   |   |   |                      |                    |   |   |   |
|                 |   | N/A                     | 0                           | X                  | V                  | 4        | X        | <b>Y</b>         |   |   |   |   |   |   |                      |                    |   |   |   |
| PJ.0/LFXIN      | 0 | DVSS                    | 1                           | X                  | X                  | 1        | Α .      | Х                |   |   |   |   |   |   |                      |                    |   |   |   |
|                 |   | LFXIN crystal mode (2)  | Х                           | Х                  | Х                  | 0        | 1        | 0                |   |   |   |   |   |   |                      |                    |   |   |   |
|                 |   | LFXIN bypass mode (2)   | Х                           | Х                  | Х                  | 0        | 1        | 1                |   |   |   |   |   |   |                      |                    |   |   |   |
|                 |   | PJ.1 (I/O)              |                             |                    |                    | 0        | 0        |                  |   |   |   |   |   |   |                      |                    |   |   |   |
|                 |   |                         | I: 0; O: 1                  | 0                  | 0                  | 1        | Х        | 0                |   |   |   |   |   |   |                      |                    |   |   |   |
|                 |   |                         |                             |                    |                    | Х        | Х        | 1 <sup>(3)</sup> |   |   |   |   |   |   |                      |                    |   |   |   |
|                 |   |                         |                             |                    |                    | 0        | 0        | 0                |   |   |   |   |   |   |                      |                    |   |   |   |
| DIA/LEVOLIT     | 1 | N/A                     | 0                           | 0                  | 0                  | 0        | 0        | 0                | 0 | 0 | 0 | 0 | 0 | 0 | 0 see <sup>(4)</sup> | see <sup>(4)</sup> | 1 | Х | 0 |
| PJ.1/LFXOUT     | 1 |                         |                             |                    |                    | Х        | Х        | 1 <sup>(3)</sup> |   |   |   |   |   |   |                      |                    |   |   |   |
|                 |   |                         |                             |                    |                    | 0        | 0        | 0                |   |   |   |   |   |   |                      |                    |   |   |   |
|                 |   | DVSS                    | 1                           | see <sup>(4)</sup> | see <sup>(4)</sup> | 1        | Х        | 0                |   |   |   |   |   |   |                      |                    |   |   |   |
|                 |   |                         |                             |                    |                    | Х        | Х        | 1 <sup>(3)</sup> |   |   |   |   |   |   |                      |                    |   |   |   |
|                 |   | LFXOUT crystal mode (2) | Х                           | Х                  | Х                  | 0        | 1        | 0                |   |   |   |   |   |   |                      |                    |   |   |   |

X = don't care

Setting PJSEL1.0 = 0 and PJSEL0.0 = 1 causes the general-purpose I/O to be disabled. When LFXTBYPASS = 0, PJ.0 and PJ.1 are configured for crystal operation and PJSEL1.1 and PJSEL0.1 are do not care. When LFXTBYPASS = 1, PJ.0 is configured for bypass operation and PJ.1 is configured as general-purpose I/O.

When PJ.0 is configured in bypass mode, PJ.1 is configured as general-purpose I/O.
With PJSEL0.1 = 1 or PJSEL1.1 =1 the general-purpose I/O functionality is disabled. No input function is available. When configured as output, the pin is actively pulled to zero.

## 6.12.21 Port PJ (PJ.2 and PJ.3) Input/Output With Schmitt Trigger

图 6-18 and 图 6-19 show the port diagrams. 表 6-82 summarizes the selection of the pin functions.



图 6-18. Port PJ (PJ.2) Diagram





图 6-19. Port PJ (PJ.3) Diagram



#### 表 6-82. Port PJ (PJ.2 and PJ.3) Pin Functions

|                 |   |                         |            | СО                   | NTROL BITS         | OR SIGNALS | ; (1)    |                  |
|-----------------|---|-------------------------|------------|----------------------|--------------------|------------|----------|------------------|
| PIN NAME (PJ.x) | x | FUNCTION                | PJDIR.x    | PJSEL1.2             | PJSEL0.2           | PJSEL1.3   | PJSEL0.3 | HFXT<br>BYPASS   |
|                 |   | PJ.3 (I/O)              | I: 0; O: 1 | Х                    | Х                  | 0          | 0        | Χ                |
|                 |   | N/A                     | 0          | X                    | V                  | 1          | V        | Х                |
| PJ.3/HFXIN      | 3 | DVSS                    | 1          | ^                    | X                  | ı          | Х        | ^                |
|                 |   | HFXIN crystal mode (2)  | Χ          | Х                    | Х                  | 0          | 1        | 0                |
|                 |   | HFXIN bypass mode (2)   | Χ          | Х                    | Х                  | 0          | 1        | 1                |
|                 |   | PJ.2 (I/O)              | l: 0; O: 1 | :1 0                 |                    | 0          | 0        | 0                |
|                 |   |                         |            |                      | 0                  | 1          | Х        | U                |
|                 |   |                         |            |                      |                    | Х          | Х        | 1 <sup>(3)</sup> |
|                 |   | N/A                     | 0          |                      | see <sup>(4)</sup> | 0          | 0        | 0                |
| PJ.2/HFXOUT     | 2 |                         |            | 0 see <sup>(4)</sup> |                    | 1          | X        | U                |
| FJ.Z/NFXOUT     | 2 |                         |            |                      |                    | Х          | Х        | 1 <sup>(3)</sup> |
|                 |   |                         |            |                      |                    | 0          | 0        | 0                |
|                 |   | DVSS                    | 1          | see <sup>(4)</sup>   | see <sup>(4)</sup> | 1          | X        | U                |
|                 |   |                         |            |                      |                    | Х          | Х        | 1 <sup>(3)</sup> |
|                 |   | HFXOUT crystal mode (2) | Х          | Х                    | Х                  | 0          | 1        | 0                |

X = don't care

Setting PJSEL1.3 = 0 and PJSEL0.3 = 1 causes the general-purpose I/O to be disabled. When HFXTBYPASS = 0, PJ.2 and PJ.3 are configured for crystal operation and PJSEL1.2 and PJSEL0.2 are do not care. When HFXTBYPASS = 1, PJ.3 is configured for bypass operation and PJ.2 is configured as general-purpose I/O.

When PJ.3 is configured in bypass mode, PJ.2 is configured as general-purpose I/O.
With PJSEL0.2 = 1 or PJSEL1.2 =1 the general-purpose I/O functionality is disabled. No input function is available. When configured as output, the pin is actively pulled to zero.



## 6.12.22 Port PJ (PJ.4 and PJ.5) Input/Output With Schmitt Trigger

表 6-83 summarizes the selection of the pin functions.

#### 表 6-83. Port PJ (PJ.4 to PJ.5) Pin Functions

| DINI NIAME (D L v)      |   | FUNCTION   | CONTRO     | SWJ MODE OF |          |               |
|-------------------------|---|------------|------------|-------------|----------|---------------|
| PIN NAME (PJ.x)         | Х | FUNCTION   | PJDIR.x    | PJSEL1.x    | PJSEL0.x | OPERATION (1) |
|                         |   | PJ.4 (I/O) | I: 0; O: 1 | 0           | 0        | X             |
| PJ.4/TDI <sup>(2)</sup> | 4 | TDI        | Х          | 0           | 4        | JTAG (4 wire) |
|                         | 4 | DVcc       |            |             | '        | SWD (2 wire)  |
|                         |   | DVcc       | Х          | 1           | Х        | X             |
|                         |   | PJ.5 (I/O) | I: 0; O: 1 | 0           | 0        | X             |
| PJ.5/TDO/SWO (3)        | 5 | TDO        | X          | 0           | 4        | JTAG (4 wire) |
| PJ.5/1DO/SWO (**        | Э | SWO        | ^          | 0           | l        | SWD (2 wire)  |
|                         |   | Hi-Z       | Х          | 1           | Χ        | X             |

<sup>(1)</sup> X indicates that the value of the control signal or mode of operation has no effect on the functionality.

## 6.12.23 Ports SWCLKTCK and SWDIOTMS With Schmitt Trigger

表 6-84 summarizes the selection of the pin functions.

#### 表 6-84. Ports SWCLKTCK and SWDIOTMS Pin Functions

| PIN NAME     | FUNCTION      | SWJ MODE OF OPERATION |  |
|--------------|---------------|-----------------------|--|
| SWCLKTCK (1) | TCK (input)   | JTAG (4 wire)         |  |
| SWELKICK     | SWCLK (input) | SWD (2 wire)          |  |
| SWDIOTMS (2) | TMS (input)   | JTAG (4 wire)         |  |
| SWDIOTMS (=) | SWDIO (I/O)   | SWD (2 wire)          |  |

<sup>(1)</sup> This pin is internally pulled to DV<sub>SS</sub>.

<sup>2)</sup> This pin is internally pulled up if PJSEL0.x is 1.

<sup>(3)</sup> When used in debug configuration, this pin must be pulled to ground through an external pulldown resistor.

<sup>(2)</sup> This pin is internal pulled to DV<sub>CC</sub>.

#### www.ti.com.cn

## 6.13 Device Descriptors (TLV)

表 6-85 summarizes the Device IDs of the MSP432P401x MCUs. 表 6-86 lists the contents of the device descriptor tag-length-value (TLV) structure for the MSP432P401x MCUs.

表 6-85. Device IDs

| DEVICE          | DEVICE ID |
|-----------------|-----------|
| MSP432P401RIPZ  | 0000A000h |
| MSP432P401MIPZ  | 0000A001h |
| MSP432P401RIZXH | 0000A002h |
| MSP432P401MIZXH | 0000A003h |
| MSP432P401RIRGC | 0000A004h |
| MSP432P401MIRGC | 0000A005h |

表 6-86. Device Descriptor Table<sup>(1)</sup>

|            | DESCRIPTION                 | ADDRESS   | VALUE       |
|------------|-----------------------------|-----------|-------------|
|            | TLV checksum                | 00201000h | Per unit    |
|            | Device Info Tag             | 00201004h | 0000000Bh   |
|            | Device Info Length          | 00201008h | 00000004h   |
| Info Block | Device ID                   | 0020100Ch | See 表 6-85. |
| INIO BIOCK | Hardware Revision           | 00201010h | Per unit    |
|            | Boot-Code Revision          | 00201014h | Per unit    |
|            | ROM Driver Library Revision | 00201018h | Per unit    |
|            | Die Record Tag              | 0020101Ch | 000000Ch    |
|            | Die Record Length           | 00201020h | 00000008h   |
|            | Die X Position              | 00201024h | Per unit    |
|            | Die Y Position              | 00201028h | Per unit    |
| Die Record | Wafer ID                    | 0020102Ch | Per unit    |
| Die Record | Lot ID                      | 00201030h | Per unit    |
|            | Reserved                    | 00201034h | Per unit    |
|            | Reserved                    | 00201038h | Per unit    |
|            | Reserved                    | 0020103Ch | Per unit    |
|            | Test Results                | 00201040h | Per unit    |



# 表 6-86. Device Descriptor Table<sup>(1)</sup> (continued)

|                   | DESCRIPTION                                           | ADDRESS   | VALUE       |
|-------------------|-------------------------------------------------------|-----------|-------------|
|                   | Clock System Calibration Tag                          | 00201044h | 0000003h    |
|                   | Clock System Calibration Length                       | 00201048h | 0000010h    |
|                   | DCO IR mode: Frequency calibration for DCORSEL 0 to 4 | 0020104Ch | Per unit    |
|                   | DCO IR mode: Frequency calibration for DCORSEL 5      | 00201050h | Per unit    |
|                   | Reserved                                              | 00201054h | Not defined |
|                   | Reserved                                              | 00201058h | Not defined |
|                   | Reserved                                              | 0020105Ch | Not defined |
|                   | Reserved                                              | 00201060h | Not defined |
| Clock System      | DCO IR Mode: DCO Constant (K) for DCORSEL 0 to 4      | 00201064h | Per unit    |
| Calibration       | DCO IR Mode: DCO Constant (K) for DCORSEL 5           | 00201068h | Per unit    |
|                   | DCO ER Mode: Frequency calibration for DCORSEL 0 to 4 | 0020106Ch | Per unit    |
|                   | DCO ER Mode: Frequency calibration for DCORSEL 5      | 00201070h | Per unit    |
|                   | Reserved                                              | 00201074h | Not defined |
|                   | Reserved                                              | 00201078h | Not defined |
|                   | Reserved                                              | 0020107Ch | Not defined |
|                   | Reserved                                              | 00201080h | Not defined |
|                   | DCO ER Mode: DCO Constant (K) for DCORSEL 0 to 4      | 00201084h | Per unit    |
|                   | DCO ER Mode: DCO Constant (K) for DCORSEL 5           | 00201088h | Per unit    |
|                   | ADC14 Calibration Tag                                 | 0020108Ch | 0000005h    |
|                   | ADC14 Calibration Length                              | 00201090h | 00000018h   |
|                   | Reserved                                              | 00201094h | Not defined |
|                   | Reserved                                              | 00201098h | FFFFFFFh    |
|                   | Reserved                                              | 0020109Ch | FFFFFFFh    |
|                   | Reserved                                              | 002010A0h | FFFFFFFh    |
|                   | Reserved                                              | 002010A4h | FFFFFFFh    |
|                   | Reserved                                              | 002010A8h | FFFFFFFh    |
|                   | Reserved                                              | 002010ACh | FFFFFFFh    |
|                   | Reserved                                              | 002010B0h | FFFFFFFh    |
|                   | Reserved                                              | 002010B4h | FFFFFFFh    |
|                   | Reserved                                              | 002010B8h | FFFFFFFh    |
| ADC44 Calibration | Reserved                                              | 002010BCh | FFFFFFFh    |
| ADC14 Calibration | Reserved                                              | 002010C0h | FFFFFFFh    |
|                   | Reserved                                              | 002010C4h | FFFFFFFh    |
|                   | Reserved                                              | 002010C8h | FFFFFFFh    |
|                   | Reserved                                              | 002010CCh | FFFFFFFh    |
|                   | Reserved                                              | 002010D0h | FFFFFFFh    |
|                   | Reserved                                              | 002010D4h | FFFFFFFh    |
|                   | Reserved                                              | 002010D8h | Not defined |
|                   | ADC 1.2-V Reference Temperature Sensor 30°C           | 002010DCh | Per unit    |
|                   | ADC 1.2-V Reference Temperature Sensor 85°C           | 002010E0h | Per unit    |
|                   | ADC 1.45-V Reference Temperature Sensor 30°C          | 002010E4h | Per unit    |
|                   | ADC 1.45-V Reference Temperature Sensor 85°C          | 002010E8h | Per unit    |
|                   | ADC 2.5-V Reference Temperature Sensor 30°C           | 002010ECh | Per unit    |
|                   | ADC 2.5-V Reference Temperature Sensor 85°C           | 002010F0h | Per unit    |



## 表 6-86. Device Descriptor Table<sup>(1)</sup> (continued)

|                   | DESCRIPTION                               | ADDRESS                 | VALUE       |
|-------------------|-------------------------------------------|-------------------------|-------------|
|                   | REF Calibration Tag                       | 002010F4h               | 00000008h   |
|                   | REF Calibration Length                    | 002010F8h               | 0000003h    |
| REF Calibration   | Reserved                                  | 002010FCh               | Not defined |
|                   | Reserved                                  | 00201100h               | Not defined |
|                   | Reserved                                  | 00201104h               | Not defined |
|                   | Flash Info Tag                            | 00201108h               | 00000004h   |
| Flash Info        | Flash Info Length                         | 0020110Ch               | 00000002h   |
| Flash Info        | Flash Maximum Programming Pulses          | 00201110h               | 0000005h    |
|                   | Flash Maximum Erase Pulses                | 00201114h               | 0000014Eh   |
|                   | 128-Bit Random Number Tag                 | 00201118h               | 000000Dh    |
|                   | Random Number Length                      | 0020111Ch               | 00000004h   |
| Dandam Numbar     |                                           | 00201120h               | Per unit    |
| Random Number     | 128-Bit Random Number <sup>(2)</sup>      | 00201124h               | Per unit    |
|                   |                                           | 00201128h               | Per unit    |
|                   |                                           | 0020112Ch               | Per unit    |
|                   | BSL Configuration Tag                     | 00201130h               | 000000Fh    |
|                   | BSL Configuration Length                  | 00201134h               | 00000004h   |
| DCI Confinemation | BSL Peripheral Interface Selection        | 00201138h               | FFC2D0C0h   |
| BSL Configuration | BSL Port Interface Configuration for UART | 0020113Ch               | FCFFFDA0h   |
|                   | BSL Port Interface Configuration for SPI  | 00201140h               | F0FF9770h   |
|                   | BSL Port Interface Configuration for I2C  | 00201144h               | FCFFFF72h   |
| TLV End           | TLV End Word                              | 00201148h               | 0BD0E11Dh   |
|                   | Reserved                                  | 0020114Ch-<br>00201FFFh | FFFFFFFh    |

<sup>(2) 128-</sup>Bit Random Number: The random number is generated during production test using the CryptGenRandom() function from Microsoft.

#### 6.14 Identification

#### 6.14.1 Revision Identification

The device revision information is shown as part of the top-side marking on the device package. The device-specific errata sheet describes these markings. For links to the errata sheets for the devices in this data sheet, see 节 8.4.

The hardware revision is also stored in the Device Descriptor structure in the Info Block section. For details on this value, see the Hardware Revision entry in the Device Descriptor structure (see  $\dagger$  6.13).

#### 6.14.2 Device Identification

The device type can be identified from the top-side marking on the device package. The device-specific errata sheet describes these markings. For links to the errata sheets for the devices in this data sheet, see 节 8.4.

A device identification value is also stored in the Device Descriptor structure in the Info Block section. For details on this value, see the Device ID entry in the Device Descriptor structure (see † 6.13).

#### 6.14.3 ARM Cortex-M4F ROM Table Based Part Number

The MSP432P4xx family of MCUs incorporates a part number for the device for the IDEs to recognize the device, in addition to the device IDs specified in the device descriptors (TLV). This section describes how this information is organized on the device.

IEEE 1149.1 defines the use of a IDCODE register in the JTAG chain to provide the fields in Table 6-87



Table 6-87. Structure of Device Identification Code

| Bit Position | Field Description           |
|--------------|-----------------------------|
| 31-28        | Version                     |
| 27-12        | Part number of the device   |
| 11-1         | Manufacturer identity       |
| 0            | Reserved (always tied to 1) |

On MSP432P4xx MCUs, all these fields are implemented on the ARM Cortex-M4 ROM table. The part number can be read by the IDE tools (TI internal or third party) to determine the device. Figure 6-20 shows the Peripheral ID register bit descriptions from the ARM Cortex-M4 specifications. See the *ARM Debug interface V5 Architecture Specification* for bit-level details on the ARM Cortex-M4 Peripheral ID registers.



Figure 6-20. ARM Cortex-M4 Peripheral ID Register Description

Figure 6-20 shows that a one-to-one mapping is not possible for the following fields from Table 6-87

- 1. Version: IEEE 1149.1 defines a 4-bit field where as the Coresight compliant PID registers have 4 bits each for Revision (major revision) and RevAnd (minor revision)
- 2. Part Number: IEEE 1149.1 defines a 16-bit entity. However, the PID registers in the ROM table have only 12 bits reserved for this purpose (Part number PID1 and PID0 registers).

For the MSP432P4xx MCUs, the Revision and RevAnd fields are used for tracking the major and minor revisions. Also the Customer modified (4-bit) field is used for extending the Part number to 16 bits, to accommodate all of the fields needed by IEEE 1149.1 in the ROM table.

As an example, the ROM table with IEEE 1149.1-complaint device IDCODE for the MSP432P401xx MCU is 0000-1011-1001-1010-1111-0000-0010-1111 (see Figure 6-21).



Figure 6-21. Example of ROM PID Entries for MSP432P401xx MCU



## 7 Applications, Implementation, and Layout

注

Information in the following Applications section is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 7.1 Device Connection and Layout Fundamentals

This section discusses the recommended guidelines when designing with the MSP432 microcontrollers. These guidelines are to make sure that the device has proper connections for powering, programming, debugging, and optimum analog performance.

## 7.1.1 Power Supply Decoupling and Bulk Capacitors

TI recommends connecting a combination of a 4.7-µF plus a 100-nF low-ESR ceramic decoupling capacitor to each AVCC and DVCC pin (see 7-1). Higher-value capacitors may be used but can impact supply rail ramp-up time. Decoupling capacitors must be placed as close as possible to the pins that they decouple (within a few millimeters). Additionally, TI recommends separated grounds with a single-point connection for better noise isolation from digital-to-analog circuits on the board and for high analog accuracy.



图 7-1. Power Supply Decoupling

#### 7.1.2 External Oscillator

The device supports a low-frequency crystal (32.768 kHz) on the LFXT pins and a high-frequency crystal on the HFXT pins. External bypass capacitors for the crystal oscillator pins are required.

It is also possible to apply digital clock signals to the LFXIN and HFXIN input pins that meet the specifications of the respective oscillator if the appropriate LFXTBYPASS or HFXTBYPASS mode is selected. In this case, the associated LFXOUT and HFXOUT pins can be used for other purposes.

▼ 7-2 shows a typical connection diagram.



图 7-2. Typical Crystal Connection



See MSP430 32-kHz Crystal Oscillators for more information on selecting, testing, and designing a crystal oscillator with the MSP432 devices.

#### 7.1.3 General Layout Recommendations

- Proper grounding and short traces for external crystal to reduce parasitic capacitance. See MSP430 32-kHz Crystal Oscillators for recommended layout guidelines.
- Proper bypass capacitors on DVCC, AVCC, and reference pins if used.
- Avoid routing any high-frequency signal close to an analog signal line. For example, keep digital switching signals such as PWM or JTAG signals away from the oscillator circuit.
- See *Circuit Board Layout Techniques* for a detailed discussion of printed-circuit-board (PCB) layout considerations. This document is written primarily about op amps, but the guidelines are generally applicable for all mixed-signal applications.
- Proper ESD level protection should be considered to protect the device from unintended high-voltage electrostatic discharge. See MSP430 System-Level ESD Considerations for guidelines.

#### 7.1.4 Do's and Don'ts

TI recommends powering AVCC and DVCC pins from the same source. At a minimum, during power up, power down, and device operation, the voltage difference between AVCC and DVCC must not exceed the limits specified in *Absolute Maximum Ratings*. Exceeding the specified limits may cause malfunction of the device.

#### 7.2 Peripheral and Interface-Specific Design Information

#### 7.2.1 Precision ADC Peripheral

#### 7.2.1.1 Partial Schematic

▼ 7-3 shows a partial schematic of the Precision ADC external connections.



图 7-3. Precision ADC Grounding and Noise Considerations

#### 7.2.1.2 Design Requirements

As with any high-resolution ADC, appropriate PCB layout and grounding techniques should be followed to eliminate ground loops, unwanted parasitic effects, and noise.

Ground loops are formed when return current from the ADC flows through paths that are common with other analog or digital circuitry. If care is not taken, this current can generate small unwanted offset voltages that can add to or subtract from the reference or input voltages of the ADC. The general guidelines in  $\dagger$  7.1.1 combined with the connections shown in  $\dagger$  7.2.1.1 prevent this.

www.ti.com.cn

In addition to grounding, ripple and noise spikes on the power-supply lines that are caused by digital switching or switching power supplies can corrupt the conversion result. A noise-free design using separate analog and digital ground planes with a single-point connection is recommend to achieve high accuracy.

图 7-3 shows the recommended decoupling circuit when an external voltage reference is used.

The reference voltage must be a stable voltage for accurate measurements. The capacitor values that are selected in the general guidelines filter out the high- and low-frequency ripple before the reference voltage enters the device. In this case, the 5-µF capacitor is used to buffer the reference pin and filter any low-frequency ripple. A 50-nF bypass capacitor is used to filter out any high-frequency noise.

#### 7.2.1.3 Layout Guidelines

Components that are shown in the partial schematic (see <a>8</a> 7-3) should be placed as close as possible to the respective device pins. Avoid long traces, because they add additional parasitic capacitance, inductance, and resistance on the signal.

Avoid routing analog input signals close to a high-frequency pin (for example, a high-frequency PWM), because the high-frequency switching can be coupled into the analog signal.

If differential mode is used for the Precision ADC, the analog differential input signals must be routed close together to minimize the effect of noise on the resulting signal.

*提交文档反馈意见* 产品主页链接: MSP432P401R MSP432P401M



## 8 器件和文档支持

#### 8.1 入门和下一步

有关 MSP432 系列微控制器以及开发协助工具和库的更多信息,请访问 MSP432P4x 使用入门。

## 8.2 器件和开发工具命名规则

为了指出产品开发周期所处的阶段,TI 为所有 MSP432 MCU 器件和支持工具的产品型号分配了前缀。每个 MSP432 MCU 商用系列产品成员都具有以下三个前缀中的一个: MSP、PMS 或 XMS(例如 MSP432P401R)。德州仪器 (TI) 建议为其支持的工具使用三个可能前缀指示符中的两个: MSP 和 MSPX。这些前缀代表了产品从工程原型机(其中 XMS 针对器件,而 MSPX 针对工具)直到完全合格的生产器件和工具(其中 MSP 针对器件,而 MSP 针对工具)的产品开发进化阶段。

器件开发进化流程:

XMS - 试验器件不一定代表最终器件的电气技术规格

PMS - 最终的芯片模型符合器件的电气技术规格,但是未经完整的质量和可靠性验证

MSP - 完全合格的生产器件

支持工具开发进化流程:

MSPX - 还未经德州仪器 (TI) 完整内部质量测试的开发支持产品。

MSP - 完全合格的开发支持产品

XMS 和 PMS 器件和 MSPX 开发支持工具在供货时附带如下免责条款:

"开发的产品用于内部评估用途。"

MSP 器件和 MSP 开发支持工具已进行完全特性描述,并且器件的质量和可靠性已经完全论证。TI 的标准保修证书适用。

预测显示原型器件(XMS 和 PMS)的故障率大于标准生产器件。由于它们的预计的最终使用故障率仍未定义,德州仪器 (TI) 建议不要将这些器件用于任何生产系统。只有合格的产品器件将被使用。

TI 器件的命名规则也包括一个带有器件系列名称的后缀。这个后缀包括封装类型(例如,PZP)和温度范围(如,T)。图 8-1 提供了读取任一系列产品成员完整器件名称的图例。

183





| Processor Family                    | MSP = Mixed-Signal Processor<br>XMS = Experimental Silicon                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |  |
|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| Platform                            | 432 = TI's 32-Bit Low-Power Microcontroller Platform                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |
| Series                              | P = Performance and Low-Power Series                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |
| Feature Set                         | First Digit 4 = Flash-based devices up to 48 MHz  Second Digit 0 = General purpose  Durpose  Third Digit 1 = ADC14 R = 256KB of 64KB of M = 128KB of |  |  |  |  |  |  |  |
| Optional:<br>Temperature<br>Range   | S = 0°C to 50°C<br>I = -40°C to 85°C<br>T = -40°C to 105°C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |  |
| Packaging                           | http://www.ti.com/packaging                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |  |
| Optional:<br>Distribution<br>Format | T = Small reel<br>R = Large reel<br>No markings = Tube or tray                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |  |
| Optional:<br>Additional<br>Features | -EP = Enhanced Product (–40°C to 105°C) -HT = Extreme Temperature Parts (–55°C to 150°C) -Q1 = Automotive Q100 Qualified                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |  |

图 8-1. 器件命名规则

#### 8.3 工具和软件

所有 MSP432 微控制器均受多种软件和硬件开发工具的支持。相关工具由 TI 以及多家第三方供应商提供。请从 TI 32 位 MSP432 微控制器中查看所有这些工具。

表 8-1 列出了支持的调试 特性。请参阅《适用于 SimpleLink™ MSP432™ 微控制器的 Code Composer Studio™ IDE 7.1+ 用户指南》,以了解有关可用硬件 特性的详细信息。请参阅《使用 Code Composer Studio 版本 6 与增强型仿真模块 (EEM) 进行高级调试》和《MSP 高级功耗优化: ULP Advisor™ 和 EnergyTrace™ 技术》,以了解进一步的使用信息。

表 8-1. 硬件调试 特性

| 系列         | JTAG | SWD | 断点数 | ITM | DWT | FPB |
|------------|------|-----|-----|-----|-----|-----|
| MSP432P4xx | 有    | 有   | 6   | 有   | 是   | 有   |

EnergyTrace 技术可用于 Code Composer Studio 6.0 及更高版本。它需要专用的调试器电路,该电路在 MSP432 LaunchPad 开发套件、XDS110 独立调试探针和第二代独立 MSP-FET JTAG 仿真器上受支持。请 参阅《MSP 高级功耗优化: ULP Advisor™ 和 EnergyTrace™ 技术》、《适用于 SimpleLink™ MSP432™ 微控制器的 Code Composer Studio™ IDE 7.1+ 用户指南》和《MSP432™ SimpleLink™ 微控制器硬件工具用户指南》,以了解更多详细信息。



#### 设计套件与评估模块

- MSP432P401R LaunchPad 开发套件 MSP432P401R LaunchPad 开发套件支持开发能够从低功耗运行 中 获益的高性能应用。该套件 采用 MSP432P401R MCU,该 MCU 的特性包括 48MHz ARM Cortex M4F、80μA/MHz 工作功率和 660nA RTC 待机运行电流、具有高达 16 位 ENOB 的 14 位 1Msps 差分 SAR ADC 以及 AES256 加速器。
- 适用于 MSP432P4x MCU 的 100 引脚目标开发板 MSP-TS432PZ100 是独立的 ZIF 插接目标板,用于通过 JTAG 接口或串行线调试(SWD 双线制 JTAG)协议对 MSP432 进行在线编程和调试。该开 发板支持所有采用 100 引脚 LQFP 封装(TI 封装代码: PZ)的 MSP432P4xx 闪存部件。

#### 软件

- SimpleLink MSP432 软件开发套件 (SDK) SimpleLink MSP432 SDK 是一个全面的软件包,可帮助工程师快速开发基于 MSP432 MCU 的功能强大的 应用。该 SDK 由多个兼容软件组件构成,其中包括 RTOS、驱动程序、中间件以及如何一起使用这些组件的示例。示例用于展示各功能区和支持的各个器件,并可用作您自己的项目的起点。SimpleLink MSP432 SDK 是 TI 的 SimpleLink 平台的一部分,允许在 SimpleLink MCU 之间实现 100% 的代码重用。
- 适用于 MSP432 微控制器的 RTOS MSP432 MCU 能够与多种 TI 和第三方实时操作系统 (RTOS) 兼容。请访问此链接以了解每款器件的 关键特性, 以便找到符合自身设计需求的器件。

#### 开发工具

- 适用于 MSP 微控制器的 Code Composer Studio 集成开发环境 Code Composer Studio 是一种集成开发环境 (IDE),支持所有 MSP 微控制器。Code Composer Studio 包含一整套开发和调试嵌入式应用 的嵌入式软件实用程序。它包含了优化的 C/C++ 编译器、源代码编辑器、项目构建环境、调试器、描述器以及其他多种 功能。有关更多信息,请参阅《适用于 SimpleLink™ MSP432™ 微控制器的 Code Composer Studio™ IDE 7.1+ 用户指南》。
- ARM® Keil® MDK 免费 32KB IDE ARM Keil MDK 是一套完整的调试器和 C/C++ 编译器工具链,可用于构建和调试嵌入式 进行了优化。Keil MDK 支持低功耗和高性能 MSP432 MCU 系列,并且包括一个全集成调试器,适用于源代码级调试和反汇编级调试,支持复杂代码和数据断点。有关更多信息,请参阅《适用于 SimpleLink™ MSP432™ 微控制器的 ARM® Keil® MDK 版本 5 用户指南》。
- **IAR Embedded Workbench<sup>®</sup> Kickstart** 适用于 MSP 的 IAR 嵌入式工作平台 Kickstart 是一套完整的调试器和 C/C++ 编译器工具链,可用于构建和调试基于 MSP430 和 MSP432 微控制器的嵌入式应用。对于 MSP432 器件,C/C++ 编译器的代码大小限制设置为 32KB。有关更多信息,请参阅《适用于 SimpleLink™ MSP432™ 微控制器的 IAR Embedded Workbench<sup>®</sup> for ARM<sup>®</sup> 7.x 用户指南》。
- 《MSP432P4xx CMSIS 器件系列软件包》 TI 为 MSP432P4xx 器件提供了符合 CMSIS 标准的器件系列套件。此套件向 IAR EWARM 8.x、Keil MDK 5.x 和 Atollic TrueSTUDIO<sup>®</sup>7.x 中添加了 MSP432P4xx 器件支持。在 IAR EWARM 中,该套件是可选的,因为 IDE 本身便支持这些器件。
- 适用于 MSP432 微控制器的调试器 根据设计, MSP432 MCU 可与德州仪器 (TI) 及第三方供应商的各种调试器结合使用。
- MSP EnergyTrace 技术 适用于 MSP430 微控制器的 EnergyTrace 技术是基于电能的代码分析工具,适用于测量和显示应用的电能系统配置并帮助优化应用以实现超低功耗。
- MSP MCU 编程器和调试器 MSP-FET 是一款强大的仿真开发工具(通常称为调试探针),可让用户在 MSP 低功耗微控制器上快速进行应用开发。
- MSP-GANG 生产编程器 MSP Gang 编程器是一款 MSP430 和 MSP432 器件编程器,可同时对多达八个 完全相同的 MSP430 或 MSP432 闪存或 FRAM 器件进行编程。MSP Gang 编程器可使用标准的 RS-232 或 USB 连接与主机 PC 相连并提供灵活的编程选项,允许用户完全自定义流程。
- 引脚复用工具 Pin Mux 实用程序是一款软件工具,可提供图形用户界面用于配置引脚多路复用设置、解决冲突以及指定 TI MPU 的 I/O 单元特性。结果采用 C 头文件和代码文件的形式输出,可导入软件开发套件或用于配置客户的定制软件。Pin Mux 实用程序版本 3 可以自动选择满足用户所输入的要求的多路复用器配置。
- ULP(超低功耗)Advisor ULP(超低功耗)Advisor 是一款辅助工具,旨在指导开发人员编写更为高效的代码,从而充分利用 MSP 和 MSP432 微控制器独特的 超低功耗 功能。ULP Advisor 的目标人群是微控制器的资深开发者和开发新手,可以根据详尽的 ULP 检验表检查代码,以便最大限度地利用应用程序。

www.ti.com.cn

#### 8.4 文档支持

以下文档介绍了 MSP430P401x MCU。TI 网站上提供了这些文档的副本。

#### 接收文档更新通知

要接收文档更新通知(包括芯片勘误表),请转至 ti.com 上您的器件对应的产品文件夹(请参见节 8.5获取 产品文件夹链接)。请单击右上角的"通知我"按钮。点击后,您将每周定期收到已更改的产品信息(如果有 的话)。有关更改的详细信息,请查阅已修订文档的修订历史记录。

#### 勘误

《MSP432P401R 器件勘误表》 描述了针对这款器件每个芯片修订版本功能技术规格的已知例外情况。

《MSP432P401M 器件勘误表》 描述了针对这款器件每个芯片修订版本功能技术规格的已知例外情况。

#### 用户指南

《MSP432P4xx SimpleLink™ 微控制器技术参考手册》 该器件系列提供的所有模块和 外设 的详细说明。

- 《适用于 SimpleLink™ MSP432™ 微控制器的 Code Composer Studio™ IDE 7.1+ 用户指南》 介绍如何将 TI Code Composer Studio IDE (CCS) 7.1 及更高版本与 MSP432 低功耗微控制器结合使用。
- 《适用于 SimpleLink™ MSP432™ 微控制器的 IAR Embedded Workbench for ARM 7.x 用户指南》 手册介绍了 MSP432 低功耗微控制器在 IAR 嵌入式工作平台 ARM (EWARM) 版本 7.x 中的使
- 《适用于 SimpleLink™ MSP432™ 微控制器的 ARM® Keil® MDK 版本 5 用户指南》 本用户指南介绍了 MSP432 低功耗微控制器在 ARM Keil MDK 版本 5 中的使用情况。
- 《适用于 SimpleLink™ MSP432™ 微控制器的 GCC ARM® Embedded 工具链用户指南》 本手册介绍了 使用 GCC ARM 编译器和 GDB 调试器对 MSP432 进行编程和调试时的设置和基本操作。
- 《MSP432™ SimpleLink™ 微控制器引导加载程序 (BSL) 用户指南》 MSP432 BSL 允许用户在原型设计、投产和维护等各阶段与 MSP432 微控制器中的嵌入式存储器进行通信。可编程存储器(闪存)和数据存储器 (RAM) 能够按照要求进行变更。
- 《MSP432 电容式触控软件库编程人员指南》 MSP432 微控制器配有执行电容测量所需的外设。电容式触控软件库专门用于创建可集成到 MSP432 器件外设集的单独界面。此文档介绍了电容式触控 库配置以及与 MSP432 器件的交互使用。

器件和文档支持



#### 应用报告

- 《将平台迁移到 SimpleLink™ MSP432™ 微控制器》 此移植指南旨在帮助开发人员精确评估将现有应用由一种 MSP 平台移植到另一平台的相关工作,最终制订出全面涵盖软硬件的移植策略,从而正确移植现有应用并避免因平台差异而引入错误,同时充分利用新平台引入的独特 功能 或性能改进。
- 《采用 SimpleLink™ MSP432™ 微控制器设计超低功耗 (ULP) 应用》 随着超低功耗微控制器 应用中系统复杂度的不断增大,最大程度降低总能耗已成为亟待解决的难题之一。硅片、其他板载硬件组件和应用软件等方面都必须加以考虑。目前有一些效果明显的通用技术可用于降低能耗,例如降低工作电压或频率。这些通用技术中有很多在单独使用时并不能显著降低能耗,但搭配起来使用时效果非常显著,因为它们之间存在强烈的依存关系。
- 《最大限度提高 MSP432P4xx 稳压器效率》 此应用报告介绍了 MSP432P4xx MCU 上的直流/直流和 LDO 稳压器之间的关系,提供了如何为您的应用选择最高效的器件的相关指南,并给出了关于直流/直流转换器的电路板布局注意事项。
- 《利用 SimpleLink™ MSP432P4xx 微控制器的低频功耗模式》 所有电池供电的嵌入式应用都非常注重 低功耗。但这些嵌入式 应用 的工作频率会因应用需求而异。某些 应用 需要在较高的频率下工作,大约几兆赫兹;而另外一些 应用 可能需要在较低的频率下工作,大约几十至几百千赫兹。市场中有几款微控制器在几兆赫兹左右的频率下工作时,可展现出色的低功耗性能。但工作频率降至几千赫兹左右时,便很难实现低功耗。当目标应用使用较低工作频率时,MSP432P4xx 微控制器的低频功耗模式可展现超低功耗性能。
- MSP432P4xx 微控制器上的软件 IP 保护 嵌入式软件 应用程序不同, 最终的产品也会千差万别。各家公司 纷纷投入大量资金来构建差异化软件应用程序。因此,保护这类资产(应用程序或部分应用程序)极为重要。此应用手册介绍了德州仪器 (TI) 如何保护 MSP432P401x 系列微控制器的软件知识产权 (IP)。

#### 8.5 相关链接

表 8-2 列出了快速访问链接。类别包括技术文档、支持与社区资源、工具和软件,以及申请样片或购买产品的快速链接。

表 8-2. 相关链接

| 器件          | 产品文件夹 | 立即订购  | 技术文档  | 工具和软件 | 支持和社区 |
|-------------|-------|-------|-------|-------|-------|
| MSP432P401R | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 |
| MSP432P401M | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 |

www.ti.com.cn

#### 8.6 社区资源

下列链接提供到 TI 社区资源的连接。链接的内容由各个分销商"按照原样"提供。这些内容并不构成 TI 技术 规范,并且不一定反映 TI 的观点;请参见 TI 的《使用条款》。

#### TI E2E™ 社区

TI 的工程师交流 (E2E) 社区. 此社区的创建目的是为了促进工程师之间协作。在 e2e.ti.com 中, 您可以提 问、共享知识、拓展思路,在同领域工程师的帮助下解决问题。

#### TI 嵌入式处理器维基网页

德州仪器 (TI) 嵌入式处理器维基网页。此网站的建立是为了帮助开发人员熟悉德州仪器 (TI) 的嵌入式处理 器,并且也为了促进与这些器件相关的硬件和软件的总体知识的创新和增长。

#### 8.7 商标

MSP432, LaunchPad, SimpleLink, ULP Advisor, EnergyTrace, E2E are trademarks of Texas Instruments. ARM, Cortex, Thumb, Keil are registered trademarks of ARM Ltd.

TrueSTUDIO is a registered trademark of Atollic.

Bluetooth is a registered trademark of Bluetooth SIG.

ULPBench, ULPMark are trademarks of EEMBC.

Wi-Fi is a registered trademark of Wi-Fi Alliance.

#### 静电放电警告 8.8





ESD 的损坏小至导致微小的性能降级,大至整个器件故障。 精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。

#### 出口管制提示 8.9

接收方同意:如果美国或其他适用法律限制或禁止将通过非披露义务的披露方获得的任何产品或技术数据 (其中包括软件)(见美国、欧盟和其他出口管理条例之定义)、或者其他适用国家条例限制的任何受管制 产品或此项技术的任何直接产品出口或再出口至任何目的地,那么在没有事先获得美国商务部和其他相关政 府机构授权的情况下,接收方不得在知情的情况下,以直接或间接的方式将其出口。

#### 8.10 术语表

TI 术语表 这份术语表列出并解释术语、缩写和定义。

#### 机械、封装和可订购信息

以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。这些数据如有变更,恕不另 行通知和修订此文档。如欲获取此数据表的浏览器版本,请参阅左侧的导航。

机械、封装和可订购信息





24-Nov-2017

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish (6) | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|----------------------|---------------------|--------------|----------------------|---------|
| MSP432P401MIPZ   | ACTIVE | LQFP         | PZ                 | 100  | 90             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR | -40 to 85    | MSP432P401M          | Samples |
| MSP432P401MIPZR  | ACTIVE | LQFP         | PZ                 | 100  | 1000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR | -40 to 85    | MSP432P401M          | Samples |
| MSP432P401MIRGCR | ACTIVE | VQFN         | RGC                | 64   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR | -40 to 85    | P401M                | Samples |
| MSP432P401MIRGCT | ACTIVE | VQFN         | RGC                | 64   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR | -40 to 85    | P401M                | Samples |
| MSP432P401MIZXHR | ACTIVE | NFBGA        | ZXH                | 80   | 2500           | Green (RoHS<br>& no Sb/Br) | SNAGCU               | Level-3-260C-168 HR | -40 to 85    | P401M                | Samples |
| MSP432P401MIZXHT | ACTIVE | NFBGA        | ZXH                | 80   | 250            | Green (RoHS<br>& no Sb/Br) | SNAGCU               | Level-3-260C-168 HR | -40 to 85    | P401M                | Samples |
| MSP432P401RIPZ   | ACTIVE | LQFP         | PZ                 | 100  | 90             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR | -40 to 85    | MSP432P401R          | Samples |
| MSP432P401RIPZR  | ACTIVE | LQFP         | PZ                 | 100  | 1000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR | -40 to 85    | MSP432P401R          | Samples |
| MSP432P401RIRGCR | ACTIVE | VQFN         | RGC                | 64   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR | -40 to 85    | P401R                | Samples |
| MSP432P401RIRGCT | ACTIVE | VQFN         | RGC                | 64   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR | -40 to 85    | P401R                | Samples |
| MSP432P401RIZXHR | ACTIVE | NFBGA        | ZXH                | 80   | 2500           | Green (RoHS<br>& no Sb/Br) | SNAGCU               | Level-3-260C-168 HR | -40 to 85    | P401R                | Samples |
| MSP432P401RIZXHT | ACTIVE | NFBGA        | ZXH                | 80   | 250            | Green (RoHS<br>& no Sb/Br) | SNAGCU               | Level-3-260C-168 HR | -40 to 85    | P401R                | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".



## PACKAGE OPTION ADDENDUM

24-Nov-2017

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### 重要声明

德州仪器 (TI) 公司有权按照最新发布的 JESD46 对其半导体产品和服务进行纠正、增强、改进和其他修改,并不再按最新发布的 JESD48 提供任何产品和服务。买方在下订单前应获取最新的相关信息,并验证这些信息是否完整且是最新的。

TI 公布的半导体产品销售条款 (http://www.ti.com/sc/docs/stdterms.htm) 适用于 TI 已认证和批准上市的已封装集成电路产品的销售。另有其他条款可能适用于其他类型 TI 产品及服务的使用或销售。

复制 TI 数据表上 TI 信息的重要部分时,不得变更该等信息,且必须随附所有相关保证、条件、限制和通知,否则不得复制。TI 对该等复制文件不承担任何责任。第三方信息可能受到其它限制条件的制约。在转售 TI 产品或服务时,如果存在对产品或服务参数的虚假陈述,则会失去相关 TI 产品或服务的明示或暗示保证,且构成不公平的、欺诈性商业行为。TI 对此类虚假陈述不承担任何责任。

买方和在系统中整合 TI 产品的其他开发人员(总称"设计人员")理解并同意,设计人员在设计应用时应自行实施独立的分析、评价和判断,且应全权负责并确保应用的安全性,及设计人员的应用(包括应用中使用的所有 TI 产品)应符合所有适用的法律法规及其他相关要求。设计人员就自己设计的应用声明,其具备制订和实施下列保障措施所需的一切必要专业知识,能够 (1) 预见故障的危险后果,(2) 监视故障及其后果,以及 (3) 降低可能导致危险的故障几率并采取适当措施。设计人员同意,在使用或分发包含 TI 产品的任何应用前,将彻底测试该等应用和和该等应用所用 TI 产品的功能而设计。

TI 提供技术、应用或其他设计建议、质量特点、可靠性数据或其他服务或信息,包括但不限于与评估模块有关的参考设计和材料(总称"TI 资源"),旨在帮助设计人员开发整合了 TI 产品的 应用, 如果设计人员(个人,或如果是代表公司,则为设计人员的公司)以任何方式下载、访问或使用任何特定的 TI 资源,即表示其同意仅为该等目标,按照本通知的条款使用任何特定 TI 资源。

TI 所提供的 TI 资源,并未扩大或以其他方式修改 TI 对 TI 产品的公开适用的质保及质保免责声明;也未导致 TI 承担任何额外的义务或责任。TI 有权对其 TI 资源进行纠正、增强、改进和其他修改。除特定 TI 资源的公开文档中明确列出的测试外,TI 未进行任何其他测试。

设计人员只有在开发包含该等 TI 资源所列 TI 产品的 应用时,才被授权使用、复制和修改任何相关单项 TI 资源。但并未依据禁止反言原则或其他法理授予您任何TI知识产权的任何其他明示或默示的许可,也未授予您 TI 或第三方的任何技术或知识产权的许可,该等产权包括但不限于任何专利权、版权、屏蔽作品权或与使用TI产品或服务的任何整合、机器制作、流程相关的其他知识产权。涉及或参考了第三方产品或服务的信息不构成使用此类产品或服务的许可或与其相关的保证或认可。使用 TI 资源可能需要您向第三方获得对该等第三方专利或其他知识产权的许可。

TI 资源系"按原样"提供。TI 兹免除对资源及其使用作出所有其他明确或默认的保证或陈述,包括但不限于对准确性或完整性、产权保证、无屡发故障保证,以及适销性、适合特定用途和不侵犯任何第三方知识产权的任何默认保证。TI 不负责任何申索,包括但不限于因组合产品所致或与之有关的申索,也不为或对设计人员进行辩护或赔偿,即使该等产品组合已列于 TI 资源或其他地方。对因 TI 资源或其使用引起或与之有关的任何实际的、直接的、特殊的、附带的、间接的、惩罚性的、偶发的、从属或惩戒性损害赔偿,不管 TI 是否获悉可能会产生上述损害赔偿,TI 概不负责。

除 TI 己明确指出特定产品已达到特定行业标准(例如 ISO/TS 16949 和 ISO 26262)的要求外,TI 不对未达到任何该等行业标准要求而承担任何责任。

如果 TI 明确宣称产品有助于功能安全或符合行业功能安全标准,则该等产品旨在帮助客户设计和创作自己的 符合 相关功能安全标准和要求的应用。在应用内使用产品的行为本身不会 配有 任何安全特性。设计人员必须确保遵守适用于其应用的相关安全要求和 标准而设计。设计人员不可将任何 TI 产品用于关乎性命的医疗设备,除非已由各方获得授权的管理人员签署专门的合同对此类应用专门作出规定。关乎性命的医疗设备是指出现故障会导致严重身体伤害或死亡的医疗设备(例如生命保障设备、心脏起搏器、心脏除颤器、人工心脏泵、神经刺激器以及植入设备)。此类设备包括但不限于,美国食品药品监督管理局认定为 III 类设备的设备,以及在美国以外的其他国家或地区认定为同等类别设备的所有医疗设备。

TI 可能明确指定某些产品具备某些特定资格(例如 Q100、军用级或增强型产品)。设计人员同意,其具备一切必要专业知识,可以为自己的应用选择适合的 产品, 并且正确选择产品的风险由设计人员承担。设计人员单方面负责遵守与该等选择有关的所有法律或监管要求。

设计人员同意向 TI 及其代表全额赔偿因其不遵守本通知条款和条件而引起的任何损害、费用、损失和/或责任。

邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2018 德州仪器半导体技术(上海)有限公司